fpga的便携式知识产权模块验证

M. Kelly, D. Bouldin
{"title":"fpga的便携式知识产权模块验证","authors":"M. Kelly, D. Bouldin","doi":"10.1109/SECON.2000.845627","DOIUrl":null,"url":null,"abstract":"In the world of digital electronics, the use of intellectual property (IP) is becoming increasingly more popular in the design of field-programmable gate arrays (FPGAs). Reuse of IP cuts down on the time-to-market for a product and the overall cost for producing that product. Verified IP blocks can also serve as examples, which speed up the learning curve for a beginning engineer because a learn-by-example format is generally easier to comprehend. This paper presents several methods for synthesizing a design, and then places and routes the design with several commercially available tool suites and in the process to presents scripting methods for automating the process.","PeriodicalId":206022,"journal":{"name":"Proceedings of the IEEE SoutheastCon 2000. 'Preparing for The New Millennium' (Cat. No.00CH37105)","volume":"217 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Verification of portable intellectual property blocks for FPGAs\",\"authors\":\"M. Kelly, D. Bouldin\",\"doi\":\"10.1109/SECON.2000.845627\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the world of digital electronics, the use of intellectual property (IP) is becoming increasingly more popular in the design of field-programmable gate arrays (FPGAs). Reuse of IP cuts down on the time-to-market for a product and the overall cost for producing that product. Verified IP blocks can also serve as examples, which speed up the learning curve for a beginning engineer because a learn-by-example format is generally easier to comprehend. This paper presents several methods for synthesizing a design, and then places and routes the design with several commercially available tool suites and in the process to presents scripting methods for automating the process.\",\"PeriodicalId\":206022,\"journal\":{\"name\":\"Proceedings of the IEEE SoutheastCon 2000. 'Preparing for The New Millennium' (Cat. No.00CH37105)\",\"volume\":\"217 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE SoutheastCon 2000. 'Preparing for The New Millennium' (Cat. No.00CH37105)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SECON.2000.845627\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE SoutheastCon 2000. 'Preparing for The New Millennium' (Cat. No.00CH37105)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SECON.2000.845627","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在数字电子领域,知识产权(IP)的使用在现场可编程门阵列(fpga)的设计中变得越来越流行。IP的重用缩短了产品的上市时间和生产该产品的总成本。经过验证的IP块也可以作为示例,这加快了初级工程师的学习曲线,因为按例学习的格式通常更容易理解。本文介绍了几种综合设计的方法,然后用几种商业上可用的工具套件放置和路由设计,并在过程中介绍了用于自动化过程的脚本方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Verification of portable intellectual property blocks for FPGAs
In the world of digital electronics, the use of intellectual property (IP) is becoming increasingly more popular in the design of field-programmable gate arrays (FPGAs). Reuse of IP cuts down on the time-to-market for a product and the overall cost for producing that product. Verified IP blocks can also serve as examples, which speed up the learning curve for a beginning engineer because a learn-by-example format is generally easier to comprehend. This paper presents several methods for synthesizing a design, and then places and routes the design with several commercially available tool suites and in the process to presents scripting methods for automating the process.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信