同步参考系增强锁相环的建模与设计

M. A. Hasan, S. Parida
{"title":"同步参考系增强锁相环的建模与设计","authors":"M. A. Hasan, S. Parida","doi":"10.1109/ISGTEurope.2019.8905493","DOIUrl":null,"url":null,"abstract":"Phase Locked Loops (PLL) are widely used for phase synchronization of two or more than two signals. In power electronics and drives applications, various control schemes are developed in synchronously rotating frame and PLL are used for synchronization of different control units. An Enhanced Phase Locked Loop (EPLL) is an improved structure of conventional PLL. This paper presents the detailed mathematical modeling and design of EPLL in synchronous reference frame. Design based on mathematical modeling is verified through simulation results in this work. Such detailed mathematical model and design is not available in literature which can be very helpful for power electronics and drives applications.","PeriodicalId":305933,"journal":{"name":"2019 IEEE PES Innovative Smart Grid Technologies Europe (ISGT-Europe)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Modeling and Design of a Synchronous Reference Frame Enhanced Phase Locked Loop\",\"authors\":\"M. A. Hasan, S. Parida\",\"doi\":\"10.1109/ISGTEurope.2019.8905493\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Phase Locked Loops (PLL) are widely used for phase synchronization of two or more than two signals. In power electronics and drives applications, various control schemes are developed in synchronously rotating frame and PLL are used for synchronization of different control units. An Enhanced Phase Locked Loop (EPLL) is an improved structure of conventional PLL. This paper presents the detailed mathematical modeling and design of EPLL in synchronous reference frame. Design based on mathematical modeling is verified through simulation results in this work. Such detailed mathematical model and design is not available in literature which can be very helpful for power electronics and drives applications.\",\"PeriodicalId\":305933,\"journal\":{\"name\":\"2019 IEEE PES Innovative Smart Grid Technologies Europe (ISGT-Europe)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE PES Innovative Smart Grid Technologies Europe (ISGT-Europe)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISGTEurope.2019.8905493\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE PES Innovative Smart Grid Technologies Europe (ISGT-Europe)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISGTEurope.2019.8905493","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

锁相环(PLL)广泛用于两个或两个以上信号的相位同步。在电力电子和驱动应用中,在同步旋转框架中开发了各种控制方案,并使用锁相环来同步不同的控制单元。增强型锁相环是对传统锁相环结构的改进。本文详细介绍了同步参照系下EPLL的数学建模和设计。本工作通过仿真结果验证了基于数学建模的设计。这种详细的数学模型和设计在文献中是不可用的,这对电力电子和驱动应用非常有帮助。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Modeling and Design of a Synchronous Reference Frame Enhanced Phase Locked Loop
Phase Locked Loops (PLL) are widely used for phase synchronization of two or more than two signals. In power electronics and drives applications, various control schemes are developed in synchronously rotating frame and PLL are used for synchronization of different control units. An Enhanced Phase Locked Loop (EPLL) is an improved structure of conventional PLL. This paper presents the detailed mathematical modeling and design of EPLL in synchronous reference frame. Design based on mathematical modeling is verified through simulation results in this work. Such detailed mathematical model and design is not available in literature which can be very helpful for power electronics and drives applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信