{"title":"一种新的时间交错子ADC结构","authors":"Weikun Cai, Chunwu Liu","doi":"10.1109/ISCTIS51085.2021.00034","DOIUrl":null,"url":null,"abstract":"This paper studies the sub ADC of time interleaved architecture commonly used in ultra-high speed ADC. Aiming at the shortcomings of pipeline ADC and successive approximation ADC, a two-stage sub ADC architecture combining pipeline ADC and successive approximation ADC is proposed. The rationality of the architecture is verified by Simulink modeling. This architecture combines the advantages of the two kinds of ADC, and improves the performance of single sub ADC and provides a new direction for the selection of sub ADC in time interleaved architecture.","PeriodicalId":403102,"journal":{"name":"2021 International Symposium on Computer Technology and Information Science (ISCTIS)","volume":"143 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A novel sub ADC architecture for time interleaved\",\"authors\":\"Weikun Cai, Chunwu Liu\",\"doi\":\"10.1109/ISCTIS51085.2021.00034\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper studies the sub ADC of time interleaved architecture commonly used in ultra-high speed ADC. Aiming at the shortcomings of pipeline ADC and successive approximation ADC, a two-stage sub ADC architecture combining pipeline ADC and successive approximation ADC is proposed. The rationality of the architecture is verified by Simulink modeling. This architecture combines the advantages of the two kinds of ADC, and improves the performance of single sub ADC and provides a new direction for the selection of sub ADC in time interleaved architecture.\",\"PeriodicalId\":403102,\"journal\":{\"name\":\"2021 International Symposium on Computer Technology and Information Science (ISCTIS)\",\"volume\":\"143 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Symposium on Computer Technology and Information Science (ISCTIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCTIS51085.2021.00034\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Symposium on Computer Technology and Information Science (ISCTIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCTIS51085.2021.00034","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This paper studies the sub ADC of time interleaved architecture commonly used in ultra-high speed ADC. Aiming at the shortcomings of pipeline ADC and successive approximation ADC, a two-stage sub ADC architecture combining pipeline ADC and successive approximation ADC is proposed. The rationality of the architecture is verified by Simulink modeling. This architecture combines the advantages of the two kinds of ADC, and improves the performance of single sub ADC and provides a new direction for the selection of sub ADC in time interleaved architecture.