Miao-Shan Li, Yen-Kuei Lu, Ching-Yuan Yang, Chin-Lung Lin
{"title":"基于锁相环的SSC嵌入式时钟系统时钟和数据恢复","authors":"Miao-Shan Li, Yen-Kuei Lu, Ching-Yuan Yang, Chin-Lung Lin","doi":"10.1109/ISOCC47750.2019.9027672","DOIUrl":null,"url":null,"abstract":"In the paper, we give analysis and comparison for type-2 and type-3 PLLs to develop the clock and data recovery (CDR) for spread-spectrum clocking (SSC) interfaces, respectively. Through theoretical analysis, we observe that the steady-state phase error of type-2 PLL approaches to a constant while the steady-state phase error approaches zero in type-3 PLL. Since the steady-state phase error results in phase offset for CDR to sample data, type-3 PLL can provide an incentive design for SSC applications. In this work, we apply SSC input of 200-kHz modulation frequency and ±10% modulation rate with a triangular-shape frequency modulation for 3 Gb/s data transmission, and the PLL has bandwidth of 4 MHz and phase margin of 60° for simulation. The simulated steady-state phase offsets for type-2 and type-3 PLL CDRs are 1.28UI and 0.004UI, respectively.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"379 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"PLL-Based Clock and Data Recovery for SSC Embedded Clock Systems\",\"authors\":\"Miao-Shan Li, Yen-Kuei Lu, Ching-Yuan Yang, Chin-Lung Lin\",\"doi\":\"10.1109/ISOCC47750.2019.9027672\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the paper, we give analysis and comparison for type-2 and type-3 PLLs to develop the clock and data recovery (CDR) for spread-spectrum clocking (SSC) interfaces, respectively. Through theoretical analysis, we observe that the steady-state phase error of type-2 PLL approaches to a constant while the steady-state phase error approaches zero in type-3 PLL. Since the steady-state phase error results in phase offset for CDR to sample data, type-3 PLL can provide an incentive design for SSC applications. In this work, we apply SSC input of 200-kHz modulation frequency and ±10% modulation rate with a triangular-shape frequency modulation for 3 Gb/s data transmission, and the PLL has bandwidth of 4 MHz and phase margin of 60° for simulation. The simulated steady-state phase offsets for type-2 and type-3 PLL CDRs are 1.28UI and 0.004UI, respectively.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"379 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9027672\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9027672","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
PLL-Based Clock and Data Recovery for SSC Embedded Clock Systems
In the paper, we give analysis and comparison for type-2 and type-3 PLLs to develop the clock and data recovery (CDR) for spread-spectrum clocking (SSC) interfaces, respectively. Through theoretical analysis, we observe that the steady-state phase error of type-2 PLL approaches to a constant while the steady-state phase error approaches zero in type-3 PLL. Since the steady-state phase error results in phase offset for CDR to sample data, type-3 PLL can provide an incentive design for SSC applications. In this work, we apply SSC input of 200-kHz modulation frequency and ±10% modulation rate with a triangular-shape frequency modulation for 3 Gb/s data transmission, and the PLL has bandwidth of 4 MHz and phase margin of 60° for simulation. The simulated steady-state phase offsets for type-2 and type-3 PLL CDRs are 1.28UI and 0.004UI, respectively.