{"title":"300MHz 10b时间交错流水sar ADC","authors":"Lu Sun, Yuxiao Lu, Tingting Mo","doi":"10.1109/ASICON.2013.6811965","DOIUrl":null,"url":null,"abstract":"A 10bit 300MHz analog-to-digital converter is presented. It uses medium-resolution SAR ADC to replace low-resolution Flash ADC to solve the high power consumption problem. The structure of sharing the same residue amplifier in two channels can further reduce the power consumption and correct the gain error between different channels. The asynchronous clock generator for SAR comparator and the improved capacitor array structure help to decrease SAR ADC's decision time. Simulation results in 65nm shows that it could have ENOB of 9.1 bits at 300MHz sampling. And its power consumption is only about 15.4mW.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"97 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A 300MHz 10b time-interleaved pipelined-SAR ADC\",\"authors\":\"Lu Sun, Yuxiao Lu, Tingting Mo\",\"doi\":\"10.1109/ASICON.2013.6811965\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 10bit 300MHz analog-to-digital converter is presented. It uses medium-resolution SAR ADC to replace low-resolution Flash ADC to solve the high power consumption problem. The structure of sharing the same residue amplifier in two channels can further reduce the power consumption and correct the gain error between different channels. The asynchronous clock generator for SAR comparator and the improved capacitor array structure help to decrease SAR ADC's decision time. Simulation results in 65nm shows that it could have ENOB of 9.1 bits at 300MHz sampling. And its power consumption is only about 15.4mW.\",\"PeriodicalId\":150654,\"journal\":{\"name\":\"2013 IEEE 10th International Conference on ASIC\",\"volume\":\"97 \",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 10th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2013.6811965\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6811965","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 10bit 300MHz analog-to-digital converter is presented. It uses medium-resolution SAR ADC to replace low-resolution Flash ADC to solve the high power consumption problem. The structure of sharing the same residue amplifier in two channels can further reduce the power consumption and correct the gain error between different channels. The asynchronous clock generator for SAR comparator and the improved capacitor array structure help to decrease SAR ADC's decision time. Simulation results in 65nm shows that it could have ENOB of 9.1 bits at 300MHz sampling. And its power consumption is only about 15.4mW.