系统设计验证带来前所未有的质量

W. Lattin
{"title":"系统设计验证带来前所未有的质量","authors":"W. Lattin","doi":"10.1109/NORTHC.1994.643343","DOIUrl":null,"url":null,"abstract":"The author focuses on systems design verification leading to unprecedented quality of ICs, ASICs, printed circuit boards and modules in systems. The Logic Modeling Group of Synopsys, Inc. provides simulation models so that customers get the ASICs right the first time in a systems environment. In addition to ASIC verification, Logic Modeling makes it possible for unprecedented quality of printed circuit board designs by getting the first or second revision of a board ready for manufacturing. Many of today's electronics companies spin boards three to five times and often change PLD or FPGA programs as many as seven to ten times. The only way to achieve real quality in the design process is to radically change the design verification methodology. Design verification needs to happen in the early stages of the design process before board prototyping or before ASIC fab.","PeriodicalId":218454,"journal":{"name":"Proceedings of NORTHCON '94","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1994-10-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"System design verification leading to unprecedented quality\",\"authors\":\"W. Lattin\",\"doi\":\"10.1109/NORTHC.1994.643343\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The author focuses on systems design verification leading to unprecedented quality of ICs, ASICs, printed circuit boards and modules in systems. The Logic Modeling Group of Synopsys, Inc. provides simulation models so that customers get the ASICs right the first time in a systems environment. In addition to ASIC verification, Logic Modeling makes it possible for unprecedented quality of printed circuit board designs by getting the first or second revision of a board ready for manufacturing. Many of today's electronics companies spin boards three to five times and often change PLD or FPGA programs as many as seven to ten times. The only way to achieve real quality in the design process is to radically change the design verification methodology. Design verification needs to happen in the early stages of the design process before board prototyping or before ASIC fab.\",\"PeriodicalId\":218454,\"journal\":{\"name\":\"Proceedings of NORTHCON '94\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-10-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of NORTHCON '94\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NORTHC.1994.643343\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of NORTHCON '94","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORTHC.1994.643343","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

作者着重于系统设计验证,从而使系统中的集成电路、专用集成电路、印刷电路板和模块的质量达到前所未有的水平。Synopsys, Inc.的逻辑建模组提供仿真模型,以便客户在系统环境中第一次获得正确的asic。除了ASIC验证之外,Logic Modeling还可以通过获得准备制造的电路板的第一次或第二次修订来实现前所未有的印刷电路板设计质量。今天的许多电子公司将电路板旋转三到五次,并且经常更改PLD或FPGA程序多达七到十次。在设计过程中实现真正质量的唯一方法是从根本上改变设计验证方法。设计验证需要在电路板原型制作或ASIC晶圆厂之前的设计过程的早期阶段进行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
System design verification leading to unprecedented quality
The author focuses on systems design verification leading to unprecedented quality of ICs, ASICs, printed circuit boards and modules in systems. The Logic Modeling Group of Synopsys, Inc. provides simulation models so that customers get the ASICs right the first time in a systems environment. In addition to ASIC verification, Logic Modeling makes it possible for unprecedented quality of printed circuit board designs by getting the first or second revision of a board ready for manufacturing. Many of today's electronics companies spin boards three to five times and often change PLD or FPGA programs as many as seven to ten times. The only way to achieve real quality in the design process is to radically change the design verification methodology. Design verification needs to happen in the early stages of the design process before board prototyping or before ASIC fab.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信