基于LFSR的内容可寻址存储器设计与分析

Vyom Garg, Parangat Mittal
{"title":"基于LFSR的内容可寻址存储器设计与分析","authors":"Vyom Garg, Parangat Mittal","doi":"10.1109/ICCCIS51004.2021.9397071","DOIUrl":null,"url":null,"abstract":"This paper presents a Linear Feedback Shift Register (LFSR) based Content Addressable Memory (CAM) that focuses on reducing the area compared to a combinational design of the memory. A simple sequential counter-based memory architecture can also be used for the same, but, an LFSR based CAM architecture increases the randomness and thus liable to acquire better access time within the memory. The design majorly consists of a Reconfigurable LFSR and an encoder module coupled with a ROM to configure the LFSR. Further, a counter is used for writing data sequentially into the memory array. The proposed architecture is simulated on Icarus Verilog to validate the hypothesis and achieved the hypothesised improvements in memory access times.","PeriodicalId":316752,"journal":{"name":"2021 International Conference on Computing, Communication, and Intelligent Systems (ICCCIS)","volume":"84 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-02-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design and Analysis of LFSR based Content Addressable Memory\",\"authors\":\"Vyom Garg, Parangat Mittal\",\"doi\":\"10.1109/ICCCIS51004.2021.9397071\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a Linear Feedback Shift Register (LFSR) based Content Addressable Memory (CAM) that focuses on reducing the area compared to a combinational design of the memory. A simple sequential counter-based memory architecture can also be used for the same, but, an LFSR based CAM architecture increases the randomness and thus liable to acquire better access time within the memory. The design majorly consists of a Reconfigurable LFSR and an encoder module coupled with a ROM to configure the LFSR. Further, a counter is used for writing data sequentially into the memory array. The proposed architecture is simulated on Icarus Verilog to validate the hypothesis and achieved the hypothesised improvements in memory access times.\",\"PeriodicalId\":316752,\"journal\":{\"name\":\"2021 International Conference on Computing, Communication, and Intelligent Systems (ICCCIS)\",\"volume\":\"84 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-02-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Conference on Computing, Communication, and Intelligent Systems (ICCCIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCIS51004.2021.9397071\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Computing, Communication, and Intelligent Systems (ICCCIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCIS51004.2021.9397071","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种基于线性反馈移位寄存器(LFSR)的内容可寻址存储器(CAM),其重点是减少与存储器组合设计相比的面积。一个简单的基于顺序计数器的内存架构也可以用于相同的,但是,基于LFSR的CAM架构增加了随机性,因此容易在内存中获得更好的访问时间。该设计主要由一个可重构LFSR和一个编码器模块组成,编码器模块加上一个ROM来配置LFSR。此外,计数器用于将数据顺序写入内存数组。在Icarus Verilog上对所提出的架构进行了仿真以验证假设,并在内存访问时间方面实现了假设的改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Analysis of LFSR based Content Addressable Memory
This paper presents a Linear Feedback Shift Register (LFSR) based Content Addressable Memory (CAM) that focuses on reducing the area compared to a combinational design of the memory. A simple sequential counter-based memory architecture can also be used for the same, but, an LFSR based CAM architecture increases the randomness and thus liable to acquire better access time within the memory. The design majorly consists of a Reconfigurable LFSR and an encoder module coupled with a ROM to configure the LFSR. Further, a counter is used for writing data sequentially into the memory array. The proposed architecture is simulated on Icarus Verilog to validate the hypothesis and achieved the hypothesised improvements in memory access times.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信