{"title":"在FPGA中实现一个30ps分辨率的时间-数字转换器","authors":"R. Narasimman, Anil Prabhakar, N. Chandrachoodan","doi":"10.1109/EDCAV.2015.7060530","DOIUrl":null,"url":null,"abstract":"We present the design of a wide range and high resolution time to digital converter (TDC) on FPGA. The multiplexers present in the dedicated carry chain on the FPGA are used in the presented architecture to create the delay line for the conversion. The TDC has been implemented on Spartan-3E FPGA from Xilinx and a resolution of about 30 ps was achieved. The TDC was calibrated against test signals generated using the digital clock manager and varying lengths of wire to generate the controlled delays. With the high resolution TDC implemented, we have realized a wide range (coarse grain and fine grain) TDC and demonstrated the same by performing the jitter measurements for the applied input pulse.","PeriodicalId":277103,"journal":{"name":"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Implementation of a 30 ps resolution time to digital converter in FPGA\",\"authors\":\"R. Narasimman, Anil Prabhakar, N. Chandrachoodan\",\"doi\":\"10.1109/EDCAV.2015.7060530\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present the design of a wide range and high resolution time to digital converter (TDC) on FPGA. The multiplexers present in the dedicated carry chain on the FPGA are used in the presented architecture to create the delay line for the conversion. The TDC has been implemented on Spartan-3E FPGA from Xilinx and a resolution of about 30 ps was achieved. The TDC was calibrated against test signals generated using the digital clock manager and varying lengths of wire to generate the controlled delays. With the high resolution TDC implemented, we have realized a wide range (coarse grain and fine grain) TDC and demonstrated the same by performing the jitter measurements for the applied input pulse.\",\"PeriodicalId\":277103,\"journal\":{\"name\":\"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDCAV.2015.7060530\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDCAV.2015.7060530","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of a 30 ps resolution time to digital converter in FPGA
We present the design of a wide range and high resolution time to digital converter (TDC) on FPGA. The multiplexers present in the dedicated carry chain on the FPGA are used in the presented architecture to create the delay line for the conversion. The TDC has been implemented on Spartan-3E FPGA from Xilinx and a resolution of about 30 ps was achieved. The TDC was calibrated against test signals generated using the digital clock manager and varying lengths of wire to generate the controlled delays. With the high resolution TDC implemented, we have realized a wide range (coarse grain and fine grain) TDC and demonstrated the same by performing the jitter measurements for the applied input pulse.