雅典娜WFI帧处理模块的硬件开发

J. Reiffers, Sebastian Albrecht, O. Hälker, Andreas Lederhuber, B. Mican, Francisco-Javier Veredas
{"title":"雅典娜WFI帧处理模块的硬件开发","authors":"J. Reiffers, Sebastian Albrecht, O. Hälker, Andreas Lederhuber, B. Mican, Francisco-Javier Veredas","doi":"10.1117/12.2627846","DOIUrl":null,"url":null,"abstract":"The wide field imager (WFI) is one of the two focal plane instruments on-board the Athena x-ray astronomy mission, the second large-class mission of the European Space Agency. Athena is planned to be launched in 2034 and will be stationed in Lagrange point L1, from where it will perform observations in the x-ray spectrum, from 0.2 keV to 15 keV. The frame processing module (FPM) is part of the detector electronics (DE) of the Athena WFI, which has the main task of reading out the WFI detector array, digitizing it, performing real-time frame processing, and event extraction, using offset correction and threshold maps. The high number of 512×512 pixels on each large detector (LD), the fast readout cycle (5 ms) and the complex sequence of digital signals required to read out the WFI detectors present some stringent design requirements on the electronics used in the FPM as well as on the programmable logic implemented in the selected field programmable gate array (FPGA). This paper describes the hardware design of the FPM and the preliminary engineering model that has already been manufactured. Given the criticality of the FPM, this early development model already includes most of the flight-like electronics based on state-of-the-art radiation hard ADCs, FPGAs and SSRAM memories. Specific design challenges are addressed related to the electronic implementation of the FPM, which already fulfils most of the design rules according the ECSS standards.","PeriodicalId":137463,"journal":{"name":"Astronomical Telescopes + Instrumentation","volume":"513 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Hardware development of Athena WFI frame processing module\",\"authors\":\"J. Reiffers, Sebastian Albrecht, O. Hälker, Andreas Lederhuber, B. Mican, Francisco-Javier Veredas\",\"doi\":\"10.1117/12.2627846\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The wide field imager (WFI) is one of the two focal plane instruments on-board the Athena x-ray astronomy mission, the second large-class mission of the European Space Agency. Athena is planned to be launched in 2034 and will be stationed in Lagrange point L1, from where it will perform observations in the x-ray spectrum, from 0.2 keV to 15 keV. The frame processing module (FPM) is part of the detector electronics (DE) of the Athena WFI, which has the main task of reading out the WFI detector array, digitizing it, performing real-time frame processing, and event extraction, using offset correction and threshold maps. The high number of 512×512 pixels on each large detector (LD), the fast readout cycle (5 ms) and the complex sequence of digital signals required to read out the WFI detectors present some stringent design requirements on the electronics used in the FPM as well as on the programmable logic implemented in the selected field programmable gate array (FPGA). This paper describes the hardware design of the FPM and the preliminary engineering model that has already been manufactured. Given the criticality of the FPM, this early development model already includes most of the flight-like electronics based on state-of-the-art radiation hard ADCs, FPGAs and SSRAM memories. Specific design challenges are addressed related to the electronic implementation of the FPM, which already fulfils most of the design rules according the ECSS standards.\",\"PeriodicalId\":137463,\"journal\":{\"name\":\"Astronomical Telescopes + Instrumentation\",\"volume\":\"513 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-08-31\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Astronomical Telescopes + Instrumentation\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2627846\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Astronomical Telescopes + Instrumentation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2627846","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

宽视场成像仪(WFI)是雅典娜x射线天文任务上的两个焦平面仪器之一,雅典娜x射线天文任务是欧洲航天局的第二个大型任务。雅典娜计划于2034年发射,并将驻扎在拉格朗日点L1,从那里它将对0.2 keV到15 keV的x射线光谱进行观测。帧处理模块(FPM)是雅典娜WFI探测器电子(DE)的一部分,其主要任务是读取WFI探测器阵列,将其数字化,执行实时帧处理和事件提取,使用偏移校正和阈值图。每个大型探测器(LD)上的大量512×512像素,快速读出周期(5毫秒)和读出WFI探测器所需的复杂数字信号序列,对FPM中使用的电子设备以及在选定的现场可编程门阵列(FPGA)中实现的可编程逻辑提出了一些严格的设计要求。本文介绍了FPM的硬件设计和已制作的初步工程模型。考虑到FPM的重要性,这个早期的开发模型已经包括了大多数基于最先进的辐射硬adc、fpga和SSRAM存储器的飞行电子设备。具体的设计挑战是解决与FPM的电子实现相关的问题,FPM已经满足了ECSS标准的大部分设计规则。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hardware development of Athena WFI frame processing module
The wide field imager (WFI) is one of the two focal plane instruments on-board the Athena x-ray astronomy mission, the second large-class mission of the European Space Agency. Athena is planned to be launched in 2034 and will be stationed in Lagrange point L1, from where it will perform observations in the x-ray spectrum, from 0.2 keV to 15 keV. The frame processing module (FPM) is part of the detector electronics (DE) of the Athena WFI, which has the main task of reading out the WFI detector array, digitizing it, performing real-time frame processing, and event extraction, using offset correction and threshold maps. The high number of 512×512 pixels on each large detector (LD), the fast readout cycle (5 ms) and the complex sequence of digital signals required to read out the WFI detectors present some stringent design requirements on the electronics used in the FPM as well as on the programmable logic implemented in the selected field programmable gate array (FPGA). This paper describes the hardware design of the FPM and the preliminary engineering model that has already been manufactured. Given the criticality of the FPM, this early development model already includes most of the flight-like electronics based on state-of-the-art radiation hard ADCs, FPGAs and SSRAM memories. Specific design challenges are addressed related to the electronic implementation of the FPM, which already fulfils most of the design rules according the ECSS standards.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信