数字雷达频率合成器系统实现

Hani Alrifai, Yamen Hatahet, Sirine Dhaouadi, F. Almabrouk, L. Albasha, H. Mir
{"title":"数字雷达频率合成器系统实现","authors":"Hani Alrifai, Yamen Hatahet, Sirine Dhaouadi, F. Almabrouk, L. Albasha, H. Mir","doi":"10.1109/ISCAIE.2018.8405479","DOIUrl":null,"url":null,"abstract":"This paper presents the implementation of a frequency synthesizer based on a Phase Locked Loop (PLL) system for an architecture that aims to miniaturize a digital radar test bed previously implemented using discrete microwave components. The designed synthesizer was capable of providing three distinct frequencies of 800 MHz, 2.0 GHz, and 2.4 GHz to respective chips of a digital radar system while minimizing the number of components needed. The paper focuses on obtaining the three distinct frequencies from a single PLL and frequency divider circuits. The issues caused by the loading of chips are addressed, allowing the three frequencies to be fed to 18 different chips. The final result consists of a PLL connected to an integrated circuits of dividers to output the three frequencies.","PeriodicalId":333327,"journal":{"name":"2018 IEEE Symposium on Computer Applications & Industrial Electronics (ISCAIE)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2018-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Frequency synthesizer system implementation for digital radar\",\"authors\":\"Hani Alrifai, Yamen Hatahet, Sirine Dhaouadi, F. Almabrouk, L. Albasha, H. Mir\",\"doi\":\"10.1109/ISCAIE.2018.8405479\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the implementation of a frequency synthesizer based on a Phase Locked Loop (PLL) system for an architecture that aims to miniaturize a digital radar test bed previously implemented using discrete microwave components. The designed synthesizer was capable of providing three distinct frequencies of 800 MHz, 2.0 GHz, and 2.4 GHz to respective chips of a digital radar system while minimizing the number of components needed. The paper focuses on obtaining the three distinct frequencies from a single PLL and frequency divider circuits. The issues caused by the loading of chips are addressed, allowing the three frequencies to be fed to 18 different chips. The final result consists of a PLL connected to an integrated circuits of dividers to output the three frequencies.\",\"PeriodicalId\":333327,\"journal\":{\"name\":\"2018 IEEE Symposium on Computer Applications & Industrial Electronics (ISCAIE)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Symposium on Computer Applications & Industrial Electronics (ISCAIE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAIE.2018.8405479\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Symposium on Computer Applications & Industrial Electronics (ISCAIE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCAIE.2018.8405479","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文介绍了一种基于锁相环(PLL)系统的频率合成器的实现,该系统旨在使以前使用分立微波元件实现的数字雷达试验台小型化。设计的合成器能够为数字雷达系统的各自芯片提供800 MHz, 2.0 GHz和2.4 GHz三个不同的频率,同时最大限度地减少所需组件的数量。本文的重点是从一个锁相环和分频电路中获得三个不同的频率。解决了芯片加载引起的问题,允许将三个频率馈送到18个不同的芯片。最后的结果包括一个锁相环连接到一个分频器的集成电路输出三个频率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Frequency synthesizer system implementation for digital radar
This paper presents the implementation of a frequency synthesizer based on a Phase Locked Loop (PLL) system for an architecture that aims to miniaturize a digital radar test bed previously implemented using discrete microwave components. The designed synthesizer was capable of providing three distinct frequencies of 800 MHz, 2.0 GHz, and 2.4 GHz to respective chips of a digital radar system while minimizing the number of components needed. The paper focuses on obtaining the three distinct frequencies from a single PLL and frequency divider circuits. The issues caused by the loading of chips are addressed, allowing the three frequencies to be fed to 18 different chips. The final result consists of a PLL connected to an integrated circuits of dividers to output the three frequencies.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信