{"title":"一种新的基于电荷共享的DRAM读出方案","authors":"S. Sharroush","doi":"10.1109/JAC-ECC48896.2019.9051179","DOIUrl":null,"url":null,"abstract":"During the readout of the one-transistor one-capacitor dynamic-random-access memories (1T-1C DRAMs), the need arises to deal with the relatively large parasitic capacitance of the bitline. In this paper, a novel fast readout scheme is proposed that depends on charge sharing between the bitline-parasitic capacitance and another properly sized capacitor. The 45 nm CMOS Berkeley predictive-technology model (BPTM) is used in verifying the proposed readout scheme. According to the simulation results, approximately 25% of the average read-access time is saved.","PeriodicalId":351812,"journal":{"name":"2019 7th International Japan-Africa Conference on Electronics, Communications, and Computations, (JAC-ECC)","volume":"159 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Novel Charge-Sharing based DRAM Readout Scheme\",\"authors\":\"S. Sharroush\",\"doi\":\"10.1109/JAC-ECC48896.2019.9051179\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"During the readout of the one-transistor one-capacitor dynamic-random-access memories (1T-1C DRAMs), the need arises to deal with the relatively large parasitic capacitance of the bitline. In this paper, a novel fast readout scheme is proposed that depends on charge sharing between the bitline-parasitic capacitance and another properly sized capacitor. The 45 nm CMOS Berkeley predictive-technology model (BPTM) is used in verifying the proposed readout scheme. According to the simulation results, approximately 25% of the average read-access time is saved.\",\"PeriodicalId\":351812,\"journal\":{\"name\":\"2019 7th International Japan-Africa Conference on Electronics, Communications, and Computations, (JAC-ECC)\",\"volume\":\"159 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 7th International Japan-Africa Conference on Electronics, Communications, and Computations, (JAC-ECC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/JAC-ECC48896.2019.9051179\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 7th International Japan-Africa Conference on Electronics, Communications, and Computations, (JAC-ECC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/JAC-ECC48896.2019.9051179","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
During the readout of the one-transistor one-capacitor dynamic-random-access memories (1T-1C DRAMs), the need arises to deal with the relatively large parasitic capacitance of the bitline. In this paper, a novel fast readout scheme is proposed that depends on charge sharing between the bitline-parasitic capacitance and another properly sized capacitor. The 45 nm CMOS Berkeley predictive-technology model (BPTM) is used in verifying the proposed readout scheme. According to the simulation results, approximately 25% of the average read-access time is saved.