一种新的无线全数字锁相环设计

Aditya Raj, G. Patel, S. Tripathi, N. N. Das
{"title":"一种新的无线全数字锁相环设计","authors":"Aditya Raj, G. Patel, S. Tripathi, N. N. Das","doi":"10.1109/CISCT46613.2019.9008149","DOIUrl":null,"url":null,"abstract":"This work presented simulation, synthesis and implementation of the PLL for communication system. The requirement of all digital phase lock loop has needed basically because the microprocessor don't have sufficient procession power at such elevated frequency still though integrated digitals to analog converter and analog to digitals converter. In this work effect of execution all digitals phase lock loop (ADPLL) is described for their application. The power, area and delay of the synthesizer have been analyzed. The results of the proposed synthesizer have been simulated and synthesized by Xilinx and same results have been implemented on FPGA. Future, other parameters can be analyzed and implemented using Vivado Xilinx.","PeriodicalId":133759,"journal":{"name":"2019 International Conference on Innovative Sustainable Computational Technologies (CISCT)","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Novel Design of All Digital Phase Locked Loop for Wireless Applications\",\"authors\":\"Aditya Raj, G. Patel, S. Tripathi, N. N. Das\",\"doi\":\"10.1109/CISCT46613.2019.9008149\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presented simulation, synthesis and implementation of the PLL for communication system. The requirement of all digital phase lock loop has needed basically because the microprocessor don't have sufficient procession power at such elevated frequency still though integrated digitals to analog converter and analog to digitals converter. In this work effect of execution all digitals phase lock loop (ADPLL) is described for their application. The power, area and delay of the synthesizer have been analyzed. The results of the proposed synthesizer have been simulated and synthesized by Xilinx and same results have been implemented on FPGA. Future, other parameters can be analyzed and implemented using Vivado Xilinx.\",\"PeriodicalId\":133759,\"journal\":{\"name\":\"2019 International Conference on Innovative Sustainable Computational Technologies (CISCT)\",\"volume\":\"79 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Innovative Sustainable Computational Technologies (CISCT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CISCT46613.2019.9008149\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Innovative Sustainable Computational Technologies (CISCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CISCT46613.2019.9008149","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文介绍了用于通信系统的锁相环的仿真、综合和实现。虽然集成数模转换器和模数转换器,但由于微处理器在如此高的频率下仍然没有足够的处理能力,因此基本需要全数字锁相环的要求。介绍了全数字锁相环(ADPLL)的工作效果及其应用。对合成器的功率、面积和延时进行了分析。所提出的合成器的结果已由Xilinx进行了仿真和合成,并在FPGA上实现了相同的结果。未来,其他参数可以使用Vivado Xilinx进行分析和实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Novel Design of All Digital Phase Locked Loop for Wireless Applications
This work presented simulation, synthesis and implementation of the PLL for communication system. The requirement of all digital phase lock loop has needed basically because the microprocessor don't have sufficient procession power at such elevated frequency still though integrated digitals to analog converter and analog to digitals converter. In this work effect of execution all digitals phase lock loop (ADPLL) is described for their application. The power, area and delay of the synthesizer have been analyzed. The results of the proposed synthesizer have been simulated and synthesized by Xilinx and same results have been implemented on FPGA. Future, other parameters can be analyzed and implemented using Vivado Xilinx.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信