CMOS两级级级码补偿OTA设计的系统步骤

S. M. Kashmiri, H. Hedayati, O. Shoaei
{"title":"CMOS两级级级码补偿OTA设计的系统步骤","authors":"S. M. Kashmiri, H. Hedayati, O. Shoaei","doi":"10.1109/ICM.2003.238012","DOIUrl":null,"url":null,"abstract":"Cascode compensation increases the speed of two stage amplifiers compared to conventional Miller compensation. The cost is an increase of pole zero complexity such that traditional open loop analysis will not lead to intuitive design equations. This paper introduces a systematic design approach of cascode compensated two stage OTAs. The parametric transfer function, settling error and thermal noise equations were first extracted from the small signal equivalent circuit of the OTA, then a set of poles and zeros which best suited settling requirements was asserted into the non-linear equations relating pole zero and circuit parameters, through which circuit parameters were calculated. Using the system level results Spice simulation of the OTA was performed in a 0.35 /spl mu/m CMOS process. The simulated OTA achieved a DC-gain of 100dB with a 120MHz bandwidth and a 62/spl deg/ phase margin from a 3V power supply. The measured dissipated power was 2.01 mW with a settling time of 7 nSec.","PeriodicalId":180690,"journal":{"name":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Systematic steps in design of a CMOS two-stage cascode-compensated OTA\",\"authors\":\"S. M. Kashmiri, H. Hedayati, O. Shoaei\",\"doi\":\"10.1109/ICM.2003.238012\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Cascode compensation increases the speed of two stage amplifiers compared to conventional Miller compensation. The cost is an increase of pole zero complexity such that traditional open loop analysis will not lead to intuitive design equations. This paper introduces a systematic design approach of cascode compensated two stage OTAs. The parametric transfer function, settling error and thermal noise equations were first extracted from the small signal equivalent circuit of the OTA, then a set of poles and zeros which best suited settling requirements was asserted into the non-linear equations relating pole zero and circuit parameters, through which circuit parameters were calculated. Using the system level results Spice simulation of the OTA was performed in a 0.35 /spl mu/m CMOS process. The simulated OTA achieved a DC-gain of 100dB with a 120MHz bandwidth and a 62/spl deg/ phase margin from a 3V power supply. The measured dissipated power was 2.01 mW with a settling time of 7 nSec.\",\"PeriodicalId\":180690,\"journal\":{\"name\":\"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2003.238012\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2003.238012","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

与传统的米勒补偿相比,级联补偿提高了两级放大器的速度。代价是极零复杂度的增加,使得传统的开环分析无法得出直观的设计方程。本文介绍了级联补偿两级ota的系统设计方法。首先从OTA的小信号等效电路中提取参数传递函数、沉降误差和热噪声方程,然后将一组最适合沉降要求的极点零点与电路参数关联的非线性方程中,通过极点零点和电路参数计算电路参数。利用系统级结果,在0.35 /spl mu/m CMOS工艺下对OTA进行Spice仿真。仿真OTA在3V电源下实现了100dB的直流增益、120MHz带宽和62/spl度/相位裕度。测量到的耗散功率为2.01 mW,沉降时间为7 nSec。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Systematic steps in design of a CMOS two-stage cascode-compensated OTA
Cascode compensation increases the speed of two stage amplifiers compared to conventional Miller compensation. The cost is an increase of pole zero complexity such that traditional open loop analysis will not lead to intuitive design equations. This paper introduces a systematic design approach of cascode compensated two stage OTAs. The parametric transfer function, settling error and thermal noise equations were first extracted from the small signal equivalent circuit of the OTA, then a set of poles and zeros which best suited settling requirements was asserted into the non-linear equations relating pole zero and circuit parameters, through which circuit parameters were calculated. Using the system level results Spice simulation of the OTA was performed in a 0.35 /spl mu/m CMOS process. The simulated OTA achieved a DC-gain of 100dB with a 120MHz bandwidth and a 62/spl deg/ phase margin from a 3V power supply. The measured dissipated power was 2.01 mW with a settling time of 7 nSec.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信