高性能和节能计算与先进的SoIC™缩放

S. Liang, Gene Y. Wu, K. Yee, C. T. Wang, Ji James Cui, Douglas C. H. Yu
{"title":"高性能和节能计算与先进的SoIC™缩放","authors":"S. Liang, Gene Y. Wu, K. Yee, C. T. Wang, Ji James Cui, Douglas C. H. Yu","doi":"10.1109/ectc51906.2022.00176","DOIUrl":null,"url":null,"abstract":"High Performance Computing (HPC) system integration has gained significant growth momentum with ever-increasing demands on data transfer bandwidth and computing performance in support of data center and high-end server for 5G and AI applications. Advanced AI computing system with a high energy efficient performance (EEP) and a wide interconnect bandwidth is highly desirable. Moore’s Law continues to push transistor scaling to improve power consumption and computing performance with both architecture and materials innovations. To sustain cost and performance benefits with economics of scale, semiconductor technology innovations have been accelerated from system scaling perspective, leveraging chiplets partition and 2D/3D reintegration, by enabling ultra-fine pitch 3DIC inter-chip stack.3DFabric™ system integration platform provides a full spectrum of advanced system integration technologies including 3DIC stacking (aka SoIC™), advanced packaging technologies (aka CoWoS and InFO) with advanced wafer node technology to unlock customer innovations for the next generation HPC. System on Integrated Chips (SoIC™) is a fronted-end 3D inter-chip stacking technology to achieve high interconnect density and high bandwidth with high energy efficiency. Scaling down in the SoIC bonding pitch is desirable to continuously improve EEP, interconnect density, data bandwidth and system form factor in 3D chiplets integration. There are many factors affecting the SoIC chip-on-wafer bonding quality, such as chip size, chip thickness, process thermal budget, metal density, warpage control, wafer dicing quality, surface treatment conditions, bond tool accuracy and particle control. Insightful understanding of advanced node wafer, process tools, materials, design enablement and good process control are essential to achieve 3D ultra-fine pitch SoIC bond with high yield and high reliability.In this paper, we present for the first time a 3um bond pitch, face-to-face, chip-on-wafer SoIC integration study with low thermal budget. Test vehicle chips in this study are 6 x 6 mm2 in size, with full array interconnects. Daisy chains and Kelvin structure are built-in for chip level leakage test and resistance measurement. Electrical yield validation by wafer acceptance test (WAT) is used for process stability check. EEP analysis, Cu compressive stress prediction and chip level reliability test are also addressed in this study.","PeriodicalId":139520,"journal":{"name":"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)","volume":"80 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"High Performance and Energy Efficient Computing with Advanced SoIC™ Scaling\",\"authors\":\"S. Liang, Gene Y. Wu, K. Yee, C. T. Wang, Ji James Cui, Douglas C. H. Yu\",\"doi\":\"10.1109/ectc51906.2022.00176\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High Performance Computing (HPC) system integration has gained significant growth momentum with ever-increasing demands on data transfer bandwidth and computing performance in support of data center and high-end server for 5G and AI applications. Advanced AI computing system with a high energy efficient performance (EEP) and a wide interconnect bandwidth is highly desirable. Moore’s Law continues to push transistor scaling to improve power consumption and computing performance with both architecture and materials innovations. To sustain cost and performance benefits with economics of scale, semiconductor technology innovations have been accelerated from system scaling perspective, leveraging chiplets partition and 2D/3D reintegration, by enabling ultra-fine pitch 3DIC inter-chip stack.3DFabric™ system integration platform provides a full spectrum of advanced system integration technologies including 3DIC stacking (aka SoIC™), advanced packaging technologies (aka CoWoS and InFO) with advanced wafer node technology to unlock customer innovations for the next generation HPC. System on Integrated Chips (SoIC™) is a fronted-end 3D inter-chip stacking technology to achieve high interconnect density and high bandwidth with high energy efficiency. Scaling down in the SoIC bonding pitch is desirable to continuously improve EEP, interconnect density, data bandwidth and system form factor in 3D chiplets integration. There are many factors affecting the SoIC chip-on-wafer bonding quality, such as chip size, chip thickness, process thermal budget, metal density, warpage control, wafer dicing quality, surface treatment conditions, bond tool accuracy and particle control. Insightful understanding of advanced node wafer, process tools, materials, design enablement and good process control are essential to achieve 3D ultra-fine pitch SoIC bond with high yield and high reliability.In this paper, we present for the first time a 3um bond pitch, face-to-face, chip-on-wafer SoIC integration study with low thermal budget. Test vehicle chips in this study are 6 x 6 mm2 in size, with full array interconnects. Daisy chains and Kelvin structure are built-in for chip level leakage test and resistance measurement. Electrical yield validation by wafer acceptance test (WAT) is used for process stability check. EEP analysis, Cu compressive stress prediction and chip level reliability test are also addressed in this study.\",\"PeriodicalId\":139520,\"journal\":{\"name\":\"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)\",\"volume\":\"80 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ectc51906.2022.00176\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ectc51906.2022.00176","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

高性能计算(High Performance Computing, HPC)系统集成获得显著增长势头,支持5G和人工智能应用的数据中心和高端服务器,对数据传输带宽和计算性能的需求不断提高。具有高能效(EEP)和宽互连带宽的先进人工智能计算系统是非常可取的。摩尔定律继续推动晶体管的缩放,通过架构和材料的创新来提高功耗和计算性能。为了保持规模经济的成本和性能优势,半导体技术创新已经从系统扩展的角度加速,通过实现超细间距3DIC芯片间堆栈,利用小芯片分区和2D/3D整合。3DFabric™系统集成平台提供了全方位的先进系统集成技术,包括3DIC堆叠(又名SoIC™),先进的封装技术(又名CoWoS和InFO)与先进的晶圆节点技术,以解锁客户的创新下一代高性能计算。系统集成芯片(SoIC™)是一种前端3D芯片间堆叠技术,可实现高互连密度、高带宽和高能效。在3D小芯片集成中,减小SoIC键合间距是不断提高EEP、互连密度、数据带宽和系统外形因子的理想选择。影响SoIC片上键合质量的因素有很多,如芯片尺寸、芯片厚度、工艺热预算、金属密度、翘曲控制、晶圆切割质量、表面处理条件、键合工具精度和颗粒控制。对先进节点晶圆、工艺工具、材料、设计支持和良好的工艺控制的深刻理解是实现高良率和高可靠性的3D超细间距SoIC键合的必要条件。在本文中,我们首次提出了一个3um键距、面对面、低热预算的片上SoIC集成研究。本研究中测试车辆芯片的尺寸为6 x 6 mm2,具有全阵列互连。菊花链和开尔文结构内置芯片级泄漏测试和电阻测量。通过晶圆验收试验(WAT)进行的电气良率验证用于工艺稳定性检查。本文还对电阻抗分析、铜压应力预测和芯片级可靠性试验进行了研究。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High Performance and Energy Efficient Computing with Advanced SoIC™ Scaling
High Performance Computing (HPC) system integration has gained significant growth momentum with ever-increasing demands on data transfer bandwidth and computing performance in support of data center and high-end server for 5G and AI applications. Advanced AI computing system with a high energy efficient performance (EEP) and a wide interconnect bandwidth is highly desirable. Moore’s Law continues to push transistor scaling to improve power consumption and computing performance with both architecture and materials innovations. To sustain cost and performance benefits with economics of scale, semiconductor technology innovations have been accelerated from system scaling perspective, leveraging chiplets partition and 2D/3D reintegration, by enabling ultra-fine pitch 3DIC inter-chip stack.3DFabric™ system integration platform provides a full spectrum of advanced system integration technologies including 3DIC stacking (aka SoIC™), advanced packaging technologies (aka CoWoS and InFO) with advanced wafer node technology to unlock customer innovations for the next generation HPC. System on Integrated Chips (SoIC™) is a fronted-end 3D inter-chip stacking technology to achieve high interconnect density and high bandwidth with high energy efficiency. Scaling down in the SoIC bonding pitch is desirable to continuously improve EEP, interconnect density, data bandwidth and system form factor in 3D chiplets integration. There are many factors affecting the SoIC chip-on-wafer bonding quality, such as chip size, chip thickness, process thermal budget, metal density, warpage control, wafer dicing quality, surface treatment conditions, bond tool accuracy and particle control. Insightful understanding of advanced node wafer, process tools, materials, design enablement and good process control are essential to achieve 3D ultra-fine pitch SoIC bond with high yield and high reliability.In this paper, we present for the first time a 3um bond pitch, face-to-face, chip-on-wafer SoIC integration study with low thermal budget. Test vehicle chips in this study are 6 x 6 mm2 in size, with full array interconnects. Daisy chains and Kelvin structure are built-in for chip level leakage test and resistance measurement. Electrical yield validation by wafer acceptance test (WAT) is used for process stability check. EEP analysis, Cu compressive stress prediction and chip level reliability test are also addressed in this study.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信