{"title":"自适应中值滤波器的可重构结构——一种基于FPGA的脉冲噪声抑制方法","authors":"M. Mukherjee, Kamarujjaman, Mausumi Maitra","doi":"10.1109/C3IT.2015.7060184","DOIUrl":null,"url":null,"abstract":"In this paper, low complexity reconfigurable hardware architecture for adaptive median filter is proposed and a comparative study of hardware based median and adaptive median filter is presented. An efficient development of median & adaptive median filter is presented for removal of impulse noise mainly salt & pepper noise from digital Images. Performance measurement of mean square error (MSE) and peak signal-to-noise ratio (PSNR) is done to compare these two filters. This paper proposes hardware implementation which is highly required for real time execution. Field Programmable Gate Arrays (FPGAs) are widely used for real time processing where the requirements of time, speed, area, power become strict. The algorithms of these two filters are discussed in detail which is followed by FPGA based solutions. Simulation is done using Xilinx ISE 14.5 software of XILINX platform where the implementations utilize on Genesys VERTEX V FPGA Board of XC5VLX50T device family.","PeriodicalId":402311,"journal":{"name":"Proceedings of the 2015 Third International Conference on Computer, Communication, Control and Information Technology (C3IT)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Reconfigurable architecture of adaptive median filter — An FPGA based approach for impulse noise suppression\",\"authors\":\"M. Mukherjee, Kamarujjaman, Mausumi Maitra\",\"doi\":\"10.1109/C3IT.2015.7060184\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, low complexity reconfigurable hardware architecture for adaptive median filter is proposed and a comparative study of hardware based median and adaptive median filter is presented. An efficient development of median & adaptive median filter is presented for removal of impulse noise mainly salt & pepper noise from digital Images. Performance measurement of mean square error (MSE) and peak signal-to-noise ratio (PSNR) is done to compare these two filters. This paper proposes hardware implementation which is highly required for real time execution. Field Programmable Gate Arrays (FPGAs) are widely used for real time processing where the requirements of time, speed, area, power become strict. The algorithms of these two filters are discussed in detail which is followed by FPGA based solutions. Simulation is done using Xilinx ISE 14.5 software of XILINX platform where the implementations utilize on Genesys VERTEX V FPGA Board of XC5VLX50T device family.\",\"PeriodicalId\":402311,\"journal\":{\"name\":\"Proceedings of the 2015 Third International Conference on Computer, Communication, Control and Information Technology (C3IT)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2015 Third International Conference on Computer, Communication, Control and Information Technology (C3IT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/C3IT.2015.7060184\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2015 Third International Conference on Computer, Communication, Control and Information Technology (C3IT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/C3IT.2015.7060184","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10
摘要
本文提出了一种低复杂度可重构的自适应中值滤波器硬件架构,并对基于硬件的中值滤波器和自适应中值滤波器进行了比较研究。针对数字图像中以椒盐噪声为主的脉冲噪声,提出了一种有效的中值滤波和自适应中值滤波方法。通过均方误差(MSE)和峰值信噪比(PSNR)对两种滤波器的性能进行了比较。本文提出了对实时执行要求很高的硬件实现方案。现场可编程门阵列(fpga)被广泛应用于对时间、速度、面积、功率要求越来越严格的实时处理中。详细讨论了这两种滤波器的算法,然后给出了基于FPGA的解决方案。仿真采用Xilinx平台的Xilinx ISE 14.5软件,在XC5VLX50T器件系列的Genesys VERTEX V FPGA板上实现。
Reconfigurable architecture of adaptive median filter — An FPGA based approach for impulse noise suppression
In this paper, low complexity reconfigurable hardware architecture for adaptive median filter is proposed and a comparative study of hardware based median and adaptive median filter is presented. An efficient development of median & adaptive median filter is presented for removal of impulse noise mainly salt & pepper noise from digital Images. Performance measurement of mean square error (MSE) and peak signal-to-noise ratio (PSNR) is done to compare these two filters. This paper proposes hardware implementation which is highly required for real time execution. Field Programmable Gate Arrays (FPGAs) are widely used for real time processing where the requirements of time, speed, area, power become strict. The algorithms of these two filters are discussed in detail which is followed by FPGA based solutions. Simulation is done using Xilinx ISE 14.5 software of XILINX platform where the implementations utilize on Genesys VERTEX V FPGA Board of XC5VLX50T device family.