基于隧道场效应管的低功耗数字电路设计

A. Kamal, Bindu Boby
{"title":"基于隧道场效应管的低功耗数字电路设计","authors":"A. Kamal, Bindu Boby","doi":"10.1109/ISVDAT.2014.6881075","DOIUrl":null,"url":null,"abstract":"Tunnel FET (TFET) having lesser leakage current and sub-threshold slope than MOSFET which works on the principle of band-to-band tunneling is found to be a potential candidate for ultra low power electronic applications. However, it is important to analyze how these devices behave better than conventional MOSFETs in analog and digital circuits. As TFETs are now in research side, built-in models for the devices are not available in circuit simulators and thus it is not possible to simulate TFET based circuits. This work aims to include a physics-based analytical model of TFET in Cadence Design framework using Verilog-A and to design and simulate digital circuits using the integrated model. A library is created in Cadence which includes all basic logic gates based on TFET using which full adder and parity checker circuits are realized.","PeriodicalId":217280,"journal":{"name":"18th International Symposium on VLSI Design and Test","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of tunnel FET based low power digital circuits\",\"authors\":\"A. Kamal, Bindu Boby\",\"doi\":\"10.1109/ISVDAT.2014.6881075\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Tunnel FET (TFET) having lesser leakage current and sub-threshold slope than MOSFET which works on the principle of band-to-band tunneling is found to be a potential candidate for ultra low power electronic applications. However, it is important to analyze how these devices behave better than conventional MOSFETs in analog and digital circuits. As TFETs are now in research side, built-in models for the devices are not available in circuit simulators and thus it is not possible to simulate TFET based circuits. This work aims to include a physics-based analytical model of TFET in Cadence Design framework using Verilog-A and to design and simulate digital circuits using the integrated model. A library is created in Cadence which includes all basic logic gates based on TFET using which full adder and parity checker circuits are realized.\",\"PeriodicalId\":217280,\"journal\":{\"name\":\"18th International Symposium on VLSI Design and Test\",\"volume\":\"49 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"18th International Symposium on VLSI Design and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVDAT.2014.6881075\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Symposium on VLSI Design and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2014.6881075","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

隧道场效应管具有比MOSFET更小的漏电流和亚阈值斜率,其工作原理是带到带隧道,被认为是超低功率电子应用的潜在候选者。然而,分析这些器件在模拟和数字电路中如何比传统的mosfet表现得更好是很重要的。由于TFET目前处于研究阶段,电路模拟器中没有器件的内置模型,因此无法模拟基于TFET的电路。这项工作旨在使用Verilog-A在Cadence Design框架中包含一个基于物理的TFET分析模型,并使用集成模型设计和模拟数字电路。在Cadence中创建了一个库,其中包括基于TFET的所有基本逻辑门,使用这些逻辑门实现了全加法器和奇偶校验电路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of tunnel FET based low power digital circuits
Tunnel FET (TFET) having lesser leakage current and sub-threshold slope than MOSFET which works on the principle of band-to-band tunneling is found to be a potential candidate for ultra low power electronic applications. However, it is important to analyze how these devices behave better than conventional MOSFETs in analog and digital circuits. As TFETs are now in research side, built-in models for the devices are not available in circuit simulators and thus it is not possible to simulate TFET based circuits. This work aims to include a physics-based analytical model of TFET in Cadence Design framework using Verilog-A and to design and simulate digital circuits using the integrated model. A library is created in Cadence which includes all basic logic gates based on TFET using which full adder and parity checker circuits are realized.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信