{"title":"基于隧道场效应管的低功耗数字电路设计","authors":"A. Kamal, Bindu Boby","doi":"10.1109/ISVDAT.2014.6881075","DOIUrl":null,"url":null,"abstract":"Tunnel FET (TFET) having lesser leakage current and sub-threshold slope than MOSFET which works on the principle of band-to-band tunneling is found to be a potential candidate for ultra low power electronic applications. However, it is important to analyze how these devices behave better than conventional MOSFETs in analog and digital circuits. As TFETs are now in research side, built-in models for the devices are not available in circuit simulators and thus it is not possible to simulate TFET based circuits. This work aims to include a physics-based analytical model of TFET in Cadence Design framework using Verilog-A and to design and simulate digital circuits using the integrated model. A library is created in Cadence which includes all basic logic gates based on TFET using which full adder and parity checker circuits are realized.","PeriodicalId":217280,"journal":{"name":"18th International Symposium on VLSI Design and Test","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of tunnel FET based low power digital circuits\",\"authors\":\"A. Kamal, Bindu Boby\",\"doi\":\"10.1109/ISVDAT.2014.6881075\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Tunnel FET (TFET) having lesser leakage current and sub-threshold slope than MOSFET which works on the principle of band-to-band tunneling is found to be a potential candidate for ultra low power electronic applications. However, it is important to analyze how these devices behave better than conventional MOSFETs in analog and digital circuits. As TFETs are now in research side, built-in models for the devices are not available in circuit simulators and thus it is not possible to simulate TFET based circuits. This work aims to include a physics-based analytical model of TFET in Cadence Design framework using Verilog-A and to design and simulate digital circuits using the integrated model. A library is created in Cadence which includes all basic logic gates based on TFET using which full adder and parity checker circuits are realized.\",\"PeriodicalId\":217280,\"journal\":{\"name\":\"18th International Symposium on VLSI Design and Test\",\"volume\":\"49 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"18th International Symposium on VLSI Design and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVDAT.2014.6881075\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Symposium on VLSI Design and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2014.6881075","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of tunnel FET based low power digital circuits
Tunnel FET (TFET) having lesser leakage current and sub-threshold slope than MOSFET which works on the principle of band-to-band tunneling is found to be a potential candidate for ultra low power electronic applications. However, it is important to analyze how these devices behave better than conventional MOSFETs in analog and digital circuits. As TFETs are now in research side, built-in models for the devices are not available in circuit simulators and thus it is not possible to simulate TFET based circuits. This work aims to include a physics-based analytical model of TFET in Cadence Design framework using Verilog-A and to design and simulate digital circuits using the integrated model. A library is created in Cadence which includes all basic logic gates based on TFET using which full adder and parity checker circuits are realized.