R. Subramanian, M. Barberis, H. Dawid, Klaus-Jürgen Koch
{"title":"寻呼和pc数字接收机的VLSI实现","authors":"R. Subramanian, M. Barberis, H. Dawid, Klaus-Jürgen Koch","doi":"10.1109/PIMRC.1997.630947","DOIUrl":null,"url":null,"abstract":"Just as advanced digital communications techniques have been employed to increase the capacity of cellular systems, similar concepts are being used to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS. Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.","PeriodicalId":362340,"journal":{"name":"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"VLSI implementation of digital receivers for paging and PCS\",\"authors\":\"R. Subramanian, M. Barberis, H. Dawid, Klaus-Jürgen Koch\",\"doi\":\"10.1109/PIMRC.1997.630947\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Just as advanced digital communications techniques have been employed to increase the capacity of cellular systems, similar concepts are being used to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS. Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.\",\"PeriodicalId\":362340,\"journal\":{\"name\":\"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PIMRC.1997.630947\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PIMRC.1997.630947","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
VLSI implementation of digital receivers for paging and PCS
Just as advanced digital communications techniques have been employed to increase the capacity of cellular systems, similar concepts are being used to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS. Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.