寻呼和pc数字接收机的VLSI实现

R. Subramanian, M. Barberis, H. Dawid, Klaus-Jürgen Koch
{"title":"寻呼和pc数字接收机的VLSI实现","authors":"R. Subramanian, M. Barberis, H. Dawid, Klaus-Jürgen Koch","doi":"10.1109/PIMRC.1997.630947","DOIUrl":null,"url":null,"abstract":"Just as advanced digital communications techniques have been employed to increase the capacity of cellular systems, similar concepts are being used to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS. Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.","PeriodicalId":362340,"journal":{"name":"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"VLSI implementation of digital receivers for paging and PCS\",\"authors\":\"R. Subramanian, M. Barberis, H. Dawid, Klaus-Jürgen Koch\",\"doi\":\"10.1109/PIMRC.1997.630947\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Just as advanced digital communications techniques have been employed to increase the capacity of cellular systems, similar concepts are being used to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS. Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.\",\"PeriodicalId\":362340,\"journal\":{\"name\":\"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PIMRC.1997.630947\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 8th International Symposium on Personal, Indoor and Mobile Radio Communications - PIMRC '97","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PIMRC.1997.630947","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

正如先进的数字通信技术已被用于增加蜂窝系统的容量一样,类似的概念也被用于扩展容量,并为寻呼和窄带pc领域的便携式消息传递系统引入多速度和多格式功能。在本文中,我们回顾了为这些市场设计数字接收机的问题,其中产品生命周期急剧缩短。我们首先简要介绍一下寻呼和窄带PCS中使用的标准。然后,我们研究了数字接收机的结构,重点研究了基带数字调制解调器的结构。然后,我们提出并演示了使用数据流建模和行为综合的关键算法模块的VLSI实现的设计方法。最后,我们对PCS芯片组的设计技术进行了一些观察。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
VLSI implementation of digital receivers for paging and PCS
Just as advanced digital communications techniques have been employed to increase the capacity of cellular systems, similar concepts are being used to extend the capacity and introduce multispeed and multiformat capabilities for portable messaging systems in the paging, and narrowband PCS arena. In this paper, we review the problem of designing digital receivers for these markets, where product life cycles are dramatically shortening. We first take a brief look at the standards uses in paging and narrowband PCS. Then, we examine the structure of digital receivers, focusing on the structure of baseband digital modems. We then propose and demonstrate a design methodology for the VLSI implementation of key algorithm modules using dataflow modeling and behavioral synthesis. Finally, we conclude with some observations on design technologies for PCS chipsets.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信