{"title":"系统级功率估计和优化——挑战和前景","authors":"J. Rabaey","doi":"10.1109/LPE.1997.621270","DOIUrl":null,"url":null,"abstract":"Energy considerations are at the heart of important paradigm shifts in next-generation designs, especially in systems-on-a-chip era. Voltage might very well become a variable design parameter. Hybrid architectures mixing a variety of computational models are bound to be integrated on a single die. Exploiting the opportunities offered by these architectural innovations requires a well-thought out design methodology, combining high-level prediction and analysis tools with partitioning, optimization and mapping techniques. The paper presents a plausible composition of such a design environment.","PeriodicalId":334688,"journal":{"name":"Proceedings of 1997 International Symposium on Low Power Electronics and Design","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"System-level power estimation and optimization-challenges and perspectives\",\"authors\":\"J. Rabaey\",\"doi\":\"10.1109/LPE.1997.621270\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Energy considerations are at the heart of important paradigm shifts in next-generation designs, especially in systems-on-a-chip era. Voltage might very well become a variable design parameter. Hybrid architectures mixing a variety of computational models are bound to be integrated on a single die. Exploiting the opportunities offered by these architectural innovations requires a well-thought out design methodology, combining high-level prediction and analysis tools with partitioning, optimization and mapping techniques. The paper presents a plausible composition of such a design environment.\",\"PeriodicalId\":334688,\"journal\":{\"name\":\"Proceedings of 1997 International Symposium on Low Power Electronics and Design\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 1997 International Symposium on Low Power Electronics and Design\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LPE.1997.621270\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1997 International Symposium on Low Power Electronics and Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LPE.1997.621270","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
System-level power estimation and optimization-challenges and perspectives
Energy considerations are at the heart of important paradigm shifts in next-generation designs, especially in systems-on-a-chip era. Voltage might very well become a variable design parameter. Hybrid architectures mixing a variety of computational models are bound to be integrated on a single die. Exploiting the opportunities offered by these architectural innovations requires a well-thought out design methodology, combining high-level prediction and analysis tools with partitioning, optimization and mapping techniques. The paper presents a plausible composition of such a design environment.