低功耗、高增益、高带宽回收折叠级联码OTA的设计与仿真

T. V. Prasula, D. Meganathan
{"title":"低功耗、高增益、高带宽回收折叠级联码OTA的设计与仿真","authors":"T. V. Prasula, D. Meganathan","doi":"10.1109/ICSCN.2017.8085720","DOIUrl":null,"url":null,"abstract":"This proposed work explains the design and simulation of a recycling folded cascode OTA based on the conventional folded cascode architecture. The benefit of recycling structure is that it delivers an enhanced performance when compared to that of a conventional folded cascode structure. The enhancement in gain, bandwidth and reduction in power for the recycling structure is achieved by reusing the idle transistors in the signal path. A 32nm CMOS process is used in HSPICE tool for simulations. When compared to the conventional folded cascode, the recycling folded cascode OTA achieves 4.5dB improvement in gain, 430MHz enhancement in bandwidth and 67μW reduction in power with the same load capacitor of 150fF. The proposed modified recycling OTA achieves 3.3GHz improvement in bandwidth and 467 μW reduction in power compared to existing recycling folded cascode OTA.","PeriodicalId":383458,"journal":{"name":"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Design and simulation of low power, high gain and high bandwidth recycling folded cascode OTA\",\"authors\":\"T. V. Prasula, D. Meganathan\",\"doi\":\"10.1109/ICSCN.2017.8085720\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This proposed work explains the design and simulation of a recycling folded cascode OTA based on the conventional folded cascode architecture. The benefit of recycling structure is that it delivers an enhanced performance when compared to that of a conventional folded cascode structure. The enhancement in gain, bandwidth and reduction in power for the recycling structure is achieved by reusing the idle transistors in the signal path. A 32nm CMOS process is used in HSPICE tool for simulations. When compared to the conventional folded cascode, the recycling folded cascode OTA achieves 4.5dB improvement in gain, 430MHz enhancement in bandwidth and 67μW reduction in power with the same load capacitor of 150fF. The proposed modified recycling OTA achieves 3.3GHz improvement in bandwidth and 467 μW reduction in power compared to existing recycling folded cascode OTA.\",\"PeriodicalId\":383458,\"journal\":{\"name\":\"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSCN.2017.8085720\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSCN.2017.8085720","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文介绍了一种基于传统折叠级联码架构的可回收折叠级联码OTA的设计和仿真。回收结构的好处是,与传统的折叠级联结构相比,它提供了更高的性能。通过复用信号通路中的空闲晶体管,实现了增益、带宽的提高和功耗的降低。在HSPICE工具中采用32nm CMOS工艺进行仿真。与传统折叠级联码相比,在相同负载电容为150fF的情况下,循环折叠级联码OTA的增益提高了4.5dB,带宽提高了430MHz,功耗降低了67μW。与现有的循环折叠级联码OTA相比,改进后的循环OTA带宽提高3.3GHz,功耗降低467 μW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and simulation of low power, high gain and high bandwidth recycling folded cascode OTA
This proposed work explains the design and simulation of a recycling folded cascode OTA based on the conventional folded cascode architecture. The benefit of recycling structure is that it delivers an enhanced performance when compared to that of a conventional folded cascode structure. The enhancement in gain, bandwidth and reduction in power for the recycling structure is achieved by reusing the idle transistors in the signal path. A 32nm CMOS process is used in HSPICE tool for simulations. When compared to the conventional folded cascode, the recycling folded cascode OTA achieves 4.5dB improvement in gain, 430MHz enhancement in bandwidth and 67μW reduction in power with the same load capacitor of 150fF. The proposed modified recycling OTA achieves 3.3GHz improvement in bandwidth and 467 μW reduction in power compared to existing recycling folded cascode OTA.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信