Youngho Seo, Sanghun Lee, Sunwoo Kim, Jooho Wang, Sungkyung Park, C. Park
{"title":"卷积神经网络加速器延迟不敏感控制器","authors":"Youngho Seo, Sanghun Lee, Sunwoo Kim, Jooho Wang, Sungkyung Park, C. Park","doi":"10.1109/ISOCC47750.2019.9027661","DOIUrl":null,"url":null,"abstract":"A novel latency-insensitive controller architecture is proposed for a convolutional neural network (CNN) accelerator. It is shown that the proposed architecture not only guarantees the correct operation, regardless of memory latency, but also maximizes the performance. The implementation results show that the latency-insensitive controller occupies only a negligible fraction of the total area.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Latency-Insensitive Controller for Convolutional Neural Network Accelerators\",\"authors\":\"Youngho Seo, Sanghun Lee, Sunwoo Kim, Jooho Wang, Sungkyung Park, C. Park\",\"doi\":\"10.1109/ISOCC47750.2019.9027661\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel latency-insensitive controller architecture is proposed for a convolutional neural network (CNN) accelerator. It is shown that the proposed architecture not only guarantees the correct operation, regardless of memory latency, but also maximizes the performance. The implementation results show that the latency-insensitive controller occupies only a negligible fraction of the total area.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"95 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9027661\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9027661","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Latency-Insensitive Controller for Convolutional Neural Network Accelerators
A novel latency-insensitive controller architecture is proposed for a convolutional neural network (CNN) accelerator. It is shown that the proposed architecture not only guarantees the correct operation, regardless of memory latency, but also maximizes the performance. The implementation results show that the latency-insensitive controller occupies only a negligible fraction of the total area.