P. Rajagopalan, Shrikant Dubey, Rajat Arora, Sanjay. D. Mehta, T. Ram
{"title":"星载数字处理器前馈可配置数字功率限制器的设计与实现","authors":"P. Rajagopalan, Shrikant Dubey, Rajat Arora, Sanjay. D. Mehta, T. Ram","doi":"10.1109/SPIN52536.2021.9565989","DOIUrl":null,"url":null,"abstract":"Onboard digital processors are the emerging technological developments in the arena of satellite communication for its on-board flexibility, configurability and programmability. SSPAs (Solid State Power amplifiers) are common components in the RF chain of payloads. It can be sourced by multi carriers and can be driven into saturation by any of the individual carriers. Therefore, power limiter is required per channel for controlling the input power to SSPA from digital processor. Since the processor comprise of digital subsystems the work aims at a FPGA based design and development of feed-forward configurable power limiter having 30dB dynamic range. The architecture comprises of power detector, real time input maximum detector and input signal normalizing modules. It has two modes of operation: linear power mode and limiting power mode. It can be configured with thresholds from 0 dB to -5dB in steps of 0.5dB.","PeriodicalId":343177,"journal":{"name":"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Implementation of Feed Forward Configurable Digital Power Limiter for On-Board Digital Processor\",\"authors\":\"P. Rajagopalan, Shrikant Dubey, Rajat Arora, Sanjay. D. Mehta, T. Ram\",\"doi\":\"10.1109/SPIN52536.2021.9565989\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Onboard digital processors are the emerging technological developments in the arena of satellite communication for its on-board flexibility, configurability and programmability. SSPAs (Solid State Power amplifiers) are common components in the RF chain of payloads. It can be sourced by multi carriers and can be driven into saturation by any of the individual carriers. Therefore, power limiter is required per channel for controlling the input power to SSPA from digital processor. Since the processor comprise of digital subsystems the work aims at a FPGA based design and development of feed-forward configurable power limiter having 30dB dynamic range. The architecture comprises of power detector, real time input maximum detector and input signal normalizing modules. It has two modes of operation: linear power mode and limiting power mode. It can be configured with thresholds from 0 dB to -5dB in steps of 0.5dB.\",\"PeriodicalId\":343177,\"journal\":{\"name\":\"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-08-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPIN52536.2021.9565989\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN52536.2021.9565989","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Implementation of Feed Forward Configurable Digital Power Limiter for On-Board Digital Processor
Onboard digital processors are the emerging technological developments in the arena of satellite communication for its on-board flexibility, configurability and programmability. SSPAs (Solid State Power amplifiers) are common components in the RF chain of payloads. It can be sourced by multi carriers and can be driven into saturation by any of the individual carriers. Therefore, power limiter is required per channel for controlling the input power to SSPA from digital processor. Since the processor comprise of digital subsystems the work aims at a FPGA based design and development of feed-forward configurable power limiter having 30dB dynamic range. The architecture comprises of power detector, real time input maximum detector and input signal normalizing modules. It has two modes of operation: linear power mode and limiting power mode. It can be configured with thresholds from 0 dB to -5dB in steps of 0.5dB.