M. Lavanya, J. Ravindra
{"title":"基于近似压缩器的IIR滤波器不精确乘法器性能度量","authors":"M. Lavanya, J. Ravindra","doi":"10.1109/ICM.2018.8704044","DOIUrl":null,"url":null,"abstract":"Confined power and exceptional accomplishment are the essential prerequisites for compact appliances whereby imprecise estimation is drawing attention in computer arithmetic units, digital signal processing algorithms and multimedia applications. In the above devoted schemes, multipliers are the principal module that require huge silicon area and absorbs more power. On account of this, approximations were being enforced in the form of 4:2 compressors, considering that the compressors are critical sections of the multipliers. This paper demonstrates unique proposed approximate 4:2 compressor to embed it in 8 x 8 and 16 x 16 Dadda multiplier and analysis of proposed compressor based multiplier with exact one is being done which exhibits that the power of the proposed circuit is declined by 61.03% and 74.72% respectively. This multiplier has been positioned in an Infinite Impulse Response (IIR) filter, to regulate the speed of the output signal of this digital filter, an eye pattern measurements have been anticipated and the fundamental specifications such as jitters, mean and standard deviations of the time and amplitude distortions have been disclosed. Finally, elementary Bit Error Rate (BER) assessment has been carried out from eye diagrams. The simulations of these designs have been performed in 45nm technology node using cadence spectre©simulator.","PeriodicalId":305356,"journal":{"name":"2018 30th International Conference on Microelectronics (ICM)","volume":"84 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Performance Metrics of Imprecise Multipliers Based on Proximate Compressors for IIR Filters\",\"authors\":\"M. Lavanya, J. Ravindra\",\"doi\":\"10.1109/ICM.2018.8704044\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Confined power and exceptional accomplishment are the essential prerequisites for compact appliances whereby imprecise estimation is drawing attention in computer arithmetic units, digital signal processing algorithms and multimedia applications. In the above devoted schemes, multipliers are the principal module that require huge silicon area and absorbs more power. On account of this, approximations were being enforced in the form of 4:2 compressors, considering that the compressors are critical sections of the multipliers. This paper demonstrates unique proposed approximate 4:2 compressor to embed it in 8 x 8 and 16 x 16 Dadda multiplier and analysis of proposed compressor based multiplier with exact one is being done which exhibits that the power of the proposed circuit is declined by 61.03% and 74.72% respectively. This multiplier has been positioned in an Infinite Impulse Response (IIR) filter, to regulate the speed of the output signal of this digital filter, an eye pattern measurements have been anticipated and the fundamental specifications such as jitters, mean and standard deviations of the time and amplitude distortions have been disclosed. Finally, elementary Bit Error Rate (BER) assessment has been carried out from eye diagrams. The simulations of these designs have been performed in 45nm technology node using cadence spectre©simulator.\",\"PeriodicalId\":305356,\"journal\":{\"name\":\"2018 30th International Conference on Microelectronics (ICM)\",\"volume\":\"84 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 30th International Conference on Microelectronics (ICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2018.8704044\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 30th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2018.8704044","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Performance Metrics of Imprecise Multipliers Based on Proximate Compressors for IIR Filters
Confined power and exceptional accomplishment are the essential prerequisites for compact appliances whereby imprecise estimation is drawing attention in computer arithmetic units, digital signal processing algorithms and multimedia applications. In the above devoted schemes, multipliers are the principal module that require huge silicon area and absorbs more power. On account of this, approximations were being enforced in the form of 4:2 compressors, considering that the compressors are critical sections of the multipliers. This paper demonstrates unique proposed approximate 4:2 compressor to embed it in 8 x 8 and 16 x 16 Dadda multiplier and analysis of proposed compressor based multiplier with exact one is being done which exhibits that the power of the proposed circuit is declined by 61.03% and 74.72% respectively. This multiplier has been positioned in an Infinite Impulse Response (IIR) filter, to regulate the speed of the output signal of this digital filter, an eye pattern measurements have been anticipated and the fundamental specifications such as jitters, mean and standard deviations of the time and amplitude distortions have been disclosed. Finally, elementary Bit Error Rate (BER) assessment has been carried out from eye diagrams. The simulations of these designs have been performed in 45nm technology node using cadence spectre©simulator.