集成守护模块在收缩体系结构内部处理单元寻址中的应用

B. B. Petrov
{"title":"集成守护模块在收缩体系结构内部处理单元寻址中的应用","authors":"B. B. Petrov","doi":"10.1109/ET50336.2020.9238281","DOIUrl":null,"url":null,"abstract":"FPGA programmable logic devices make it possible to implement known and synthesize new architectures with many applications. Increasingly, these implementations are based on systolic array that combine very good capabilities and features. The article discusses a method for shortening additional resource for change of a specific parametric value in a given computing element of the systolic architecture by embedding a small single-register module in each cell.","PeriodicalId":178356,"journal":{"name":"2020 XXIX International Scientific Conference Electronics (ET)","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Using of Integrated Daemon Module for Internal Processing Cells Addressing in Systolic Architecture\",\"authors\":\"B. B. Petrov\",\"doi\":\"10.1109/ET50336.2020.9238281\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FPGA programmable logic devices make it possible to implement known and synthesize new architectures with many applications. Increasingly, these implementations are based on systolic array that combine very good capabilities and features. The article discusses a method for shortening additional resource for change of a specific parametric value in a given computing element of the systolic architecture by embedding a small single-register module in each cell.\",\"PeriodicalId\":178356,\"journal\":{\"name\":\"2020 XXIX International Scientific Conference Electronics (ET)\",\"volume\":\"79 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 XXIX International Scientific Conference Electronics (ET)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ET50336.2020.9238281\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 XXIX International Scientific Conference Electronics (ET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ET50336.2020.9238281","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

FPGA可编程逻辑器件使得在许多应用中实现已知和合成新的体系结构成为可能。这些实现越来越多地基于结合了非常好的功能和特性的收缩数组。本文讨论了一种方法,通过在每个单元中嵌入一个小的单寄存器模块来缩短在收缩体系结构的给定计算单元中更改特定参数值所需的额外资源。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Using of Integrated Daemon Module for Internal Processing Cells Addressing in Systolic Architecture
FPGA programmable logic devices make it possible to implement known and synthesize new architectures with many applications. Increasingly, these implementations are based on systolic array that combine very good capabilities and features. The article discusses a method for shortening additional resource for change of a specific parametric value in a given computing element of the systolic architecture by embedding a small single-register module in each cell.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信