{"title":"基于CIFF结构的全动态时间交错降噪SAR ADC","authors":"Haoyu Zhuang, Jiaxin Liu, Nan Sun","doi":"10.1109/CICC48029.2020.9075891","DOIUrl":null,"url":null,"abstract":"This paper presents a fully-dynamic, low-power, and wide-band time-interleaved (TI) noise-shaping (NS) SAR ADC based on the cascade of integrators with feed-forward (CIFF) architecture. Its loop filter and interleaving operation are realized by fully-passive switched capacitor (SC) circuits. Its feedforward summation is implemented by using a multi-path comparator. Moreover, its overall noise transfer function (NTF) is set by device ratios and highly robust against process, voltage, and temperature (PVT) variations. It allows the loop filter poles to be placed close to the unit circle. Comparing to a recently published TI NS SAR ADC based on the error-feedback (EF) structure, this work obviates the need for amplifiers with static current, saving power. It also eliminates the dependence of NTF on the amplifier gain, which is PVT sensitive. A prototype ADC in 40nm process achieves 69.1dB SNDR over 50MHz BW while consuming only 8.5mW from a 1.1V supply, leading to a Walden FoM of 36.3fJ/conv.-step.","PeriodicalId":409525,"journal":{"name":"2020 IEEE Custom Integrated Circuits Conference (CICC)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A Fully-Dynamic Time-Interleaved Noise-Shaping SAR ADC Based on CIFF Architecture\",\"authors\":\"Haoyu Zhuang, Jiaxin Liu, Nan Sun\",\"doi\":\"10.1109/CICC48029.2020.9075891\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a fully-dynamic, low-power, and wide-band time-interleaved (TI) noise-shaping (NS) SAR ADC based on the cascade of integrators with feed-forward (CIFF) architecture. Its loop filter and interleaving operation are realized by fully-passive switched capacitor (SC) circuits. Its feedforward summation is implemented by using a multi-path comparator. Moreover, its overall noise transfer function (NTF) is set by device ratios and highly robust against process, voltage, and temperature (PVT) variations. It allows the loop filter poles to be placed close to the unit circle. Comparing to a recently published TI NS SAR ADC based on the error-feedback (EF) structure, this work obviates the need for amplifiers with static current, saving power. It also eliminates the dependence of NTF on the amplifier gain, which is PVT sensitive. A prototype ADC in 40nm process achieves 69.1dB SNDR over 50MHz BW while consuming only 8.5mW from a 1.1V supply, leading to a Walden FoM of 36.3fJ/conv.-step.\",\"PeriodicalId\":409525,\"journal\":{\"name\":\"2020 IEEE Custom Integrated Circuits Conference (CICC)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Custom Integrated Circuits Conference (CICC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC48029.2020.9075891\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Custom Integrated Circuits Conference (CICC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC48029.2020.9075891","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
摘要
本文提出了一种基于前馈(CIFF)结构的级联积分器的全动态、低功耗、宽带时交织噪声整形(NS) SAR ADC。其环路滤波和交错运算由全无源开关电容(SC)电路实现。它的前馈求和是通过使用多路径比较器来实现的。此外,它的总体噪声传递函数(NTF)由器件比率设定,对工艺、电压和温度(PVT)变化具有高度鲁棒性。它允许回路滤波器极点被放置在单位圆附近。与最近发布的基于误差反馈(EF)结构的TI NS SAR ADC相比,该工作消除了对静态电流放大器的需求,节省了功耗。它还消除了NTF对放大器增益的依赖,放大器增益是PVT敏感的。40nm制程的原型ADC在50MHz BW下实现69.1dB SNDR,而在1.1V电源下仅消耗8.5mW, Walden FoM为36.3fJ/con .-step。
A Fully-Dynamic Time-Interleaved Noise-Shaping SAR ADC Based on CIFF Architecture
This paper presents a fully-dynamic, low-power, and wide-band time-interleaved (TI) noise-shaping (NS) SAR ADC based on the cascade of integrators with feed-forward (CIFF) architecture. Its loop filter and interleaving operation are realized by fully-passive switched capacitor (SC) circuits. Its feedforward summation is implemented by using a multi-path comparator. Moreover, its overall noise transfer function (NTF) is set by device ratios and highly robust against process, voltage, and temperature (PVT) variations. It allows the loop filter poles to be placed close to the unit circle. Comparing to a recently published TI NS SAR ADC based on the error-feedback (EF) structure, this work obviates the need for amplifiers with static current, saving power. It also eliminates the dependence of NTF on the amplifier gain, which is PVT sensitive. A prototype ADC in 40nm process achieves 69.1dB SNDR over 50MHz BW while consuming only 8.5mW from a 1.1V supply, leading to a Walden FoM of 36.3fJ/conv.-step.