{"title":"物理验证微电子“掩码模式”与口径SVRF规则文件","authors":"S. Laurent","doi":"10.1109/DTIS.2006.1708685","DOIUrl":null,"url":null,"abstract":"Microelectronics components are made with different technological steps which uses dedicated masks: for example, the poly mask is used for the polysilicon deposition on the silicon active area. These masks include the design itself and shapes which are called the mask patterns. These features enable a mechanical isolation during the die sawing and a visual check for each technological step. The mask patterns layout generators are developed by the foundry and used during the layout finishing step of the design. The proposed work gives a validation solution using the Calibre SVRF set of rules and the signature approach already introduced for other applications in ST Design Solutions","PeriodicalId":399250,"journal":{"name":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Physical verification of microelectronics \\\"mask patterns\\\" with calibre SVRF rule files\",\"authors\":\"S. Laurent\",\"doi\":\"10.1109/DTIS.2006.1708685\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Microelectronics components are made with different technological steps which uses dedicated masks: for example, the poly mask is used for the polysilicon deposition on the silicon active area. These masks include the design itself and shapes which are called the mask patterns. These features enable a mechanical isolation during the die sawing and a visual check for each technological step. The mask patterns layout generators are developed by the foundry and used during the layout finishing step of the design. The proposed work gives a validation solution using the Calibre SVRF set of rules and the signature approach already introduced for other applications in ST Design Solutions\",\"PeriodicalId\":399250,\"journal\":{\"name\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTIS.2006.1708685\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2006.1708685","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Physical verification of microelectronics "mask patterns" with calibre SVRF rule files
Microelectronics components are made with different technological steps which uses dedicated masks: for example, the poly mask is used for the polysilicon deposition on the silicon active area. These masks include the design itself and shapes which are called the mask patterns. These features enable a mechanical isolation during the die sawing and a visual check for each technological step. The mask patterns layout generators are developed by the foundry and used during the layout finishing step of the design. The proposed work gives a validation solution using the Calibre SVRF set of rules and the signature approach already introduced for other applications in ST Design Solutions