一种fpga快速稳定数据传输系统的软硬件协同设计

Jiabao Gao, Jian Wang, Md Tanvir Arafin, Jinmei Lai
{"title":"一种fpga快速稳定数据传输系统的软硬件协同设计","authors":"Jiabao Gao, Jian Wang, Md Tanvir Arafin, Jinmei Lai","doi":"10.1109/socc49529.2020.9524764","DOIUrl":null,"url":null,"abstract":"Developers often need collaborative execution between processors and field-programmable gate arrays (FPGAs) to meet resource-intensive computation requirements. Performance of theses collaborative executions depends heavily on the efficiency of simultaneous data movement between multiple FPGAs. Hence, this paper presents a fast and stable data transmission system (FABLE-DTS) to address high-speed data transfer issues in a multi-FPGA environment. First, we design a Dynamic Phase-shift Data Transmission (DPSDTM) hardware module along with a non-linear phase-shift method to obtain an optimal interface timing between two FPGAs. Then, we develop the software framework for processor-FPGA collaboration called DPSDTM-Linux. This framework implements memory buffer allocation and DPSDTM management. After that, a bus bridge module (BBM) is devised to ensure the compatibility of the proposed DTS with different bus types (i.e., AXI and PLB). Finally, we evaluate the system on a custom IC-testing platform consisting of a ZYNQ-7000 SoC and a Virtex-4 FPGA. We find that the proposed FABLE-DTS provides accurate results for transmission tests and FPGA resources tests, demonstrating the stability of the system in intensive computational tasks. Additionally, the proposed design is the fastest FPGA-processor DTS reported to date, supporting up to 368.80MB/s transmission at the clock frequency of the double-data-rate (DDR) interface (i.e., 200MHz).","PeriodicalId":114740,"journal":{"name":"2020 IEEE 33rd International System-on-Chip Conference (SOCC)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FABLE-DTS: Hardware-Software Co-Design of a Fast and Stable Data Transmission System for FPGAs\",\"authors\":\"Jiabao Gao, Jian Wang, Md Tanvir Arafin, Jinmei Lai\",\"doi\":\"10.1109/socc49529.2020.9524764\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Developers often need collaborative execution between processors and field-programmable gate arrays (FPGAs) to meet resource-intensive computation requirements. Performance of theses collaborative executions depends heavily on the efficiency of simultaneous data movement between multiple FPGAs. Hence, this paper presents a fast and stable data transmission system (FABLE-DTS) to address high-speed data transfer issues in a multi-FPGA environment. First, we design a Dynamic Phase-shift Data Transmission (DPSDTM) hardware module along with a non-linear phase-shift method to obtain an optimal interface timing between two FPGAs. Then, we develop the software framework for processor-FPGA collaboration called DPSDTM-Linux. This framework implements memory buffer allocation and DPSDTM management. After that, a bus bridge module (BBM) is devised to ensure the compatibility of the proposed DTS with different bus types (i.e., AXI and PLB). Finally, we evaluate the system on a custom IC-testing platform consisting of a ZYNQ-7000 SoC and a Virtex-4 FPGA. We find that the proposed FABLE-DTS provides accurate results for transmission tests and FPGA resources tests, demonstrating the stability of the system in intensive computational tasks. Additionally, the proposed design is the fastest FPGA-processor DTS reported to date, supporting up to 368.80MB/s transmission at the clock frequency of the double-data-rate (DDR) interface (i.e., 200MHz).\",\"PeriodicalId\":114740,\"journal\":{\"name\":\"2020 IEEE 33rd International System-on-Chip Conference (SOCC)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 33rd International System-on-Chip Conference (SOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/socc49529.2020.9524764\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 33rd International System-on-Chip Conference (SOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/socc49529.2020.9524764","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

开发人员通常需要处理器和现场可编程门阵列(fpga)之间的协作执行,以满足资源密集型计算需求。这些协同执行的性能在很大程度上取决于多个fpga之间同步数据移动的效率。因此,本文提出了一种快速稳定的数据传输系统(table - dts)来解决多fpga环境下的高速数据传输问题。首先,我们设计了一个动态相移数据传输(DPSDTM)硬件模块以及非线性相移方法,以获得两个fpga之间的最佳接口时序。然后,我们开发了处理器- fpga协作的软件框架DPSDTM-Linux。该框架实现了内存缓冲区分配和DPSDTM管理。然后,设计一个总线桥接模块(BBM),以确保拟议的DTS与不同总线类型(即AXI和PLB)的兼容性。最后,我们在一个由ZYNQ-7000 SoC和Virtex-4 FPGA组成的定制ic测试平台上对系统进行了评估。我们发现所提出的table - dts在传输测试和FPGA资源测试中提供了准确的结果,证明了系统在密集计算任务中的稳定性。此外,所提出的设计是迄今为止报道的最快的fpga处理器DTS,在双数据速率(DDR)接口(即200MHz)的时钟频率下支持高达368.80MB/s的传输。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FABLE-DTS: Hardware-Software Co-Design of a Fast and Stable Data Transmission System for FPGAs
Developers often need collaborative execution between processors and field-programmable gate arrays (FPGAs) to meet resource-intensive computation requirements. Performance of theses collaborative executions depends heavily on the efficiency of simultaneous data movement between multiple FPGAs. Hence, this paper presents a fast and stable data transmission system (FABLE-DTS) to address high-speed data transfer issues in a multi-FPGA environment. First, we design a Dynamic Phase-shift Data Transmission (DPSDTM) hardware module along with a non-linear phase-shift method to obtain an optimal interface timing between two FPGAs. Then, we develop the software framework for processor-FPGA collaboration called DPSDTM-Linux. This framework implements memory buffer allocation and DPSDTM management. After that, a bus bridge module (BBM) is devised to ensure the compatibility of the proposed DTS with different bus types (i.e., AXI and PLB). Finally, we evaluate the system on a custom IC-testing platform consisting of a ZYNQ-7000 SoC and a Virtex-4 FPGA. We find that the proposed FABLE-DTS provides accurate results for transmission tests and FPGA resources tests, demonstrating the stability of the system in intensive computational tasks. Additionally, the proposed design is the fastest FPGA-processor DTS reported to date, supporting up to 368.80MB/s transmission at the clock frequency of the double-data-rate (DDR) interface (i.e., 200MHz).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信