一个用于低级处理离散小波变换的收缩滤波器

N. Dunstan
{"title":"一个用于低级处理离散小波变换的收缩滤波器","authors":"N. Dunstan","doi":"10.1109/ISSPA.1999.815838","DOIUrl":null,"url":null,"abstract":"The discrete wavelet transform requires repeated high and low pass filtering of data scan lines. There has been a variety of special purpose devices and parallel algorithms designed to speedup this computationally intensive process. This paper describes a systolic filter intended for low-level processing of data scan lines. This processing is required for one-dimensional and higher dimensional DWT. Operations required by high and low pass filtering are interleaved on a single pipelined processor array. The filter has multirate characteristics. Implementation in reconfigurable hardware with dynamic reconfiguration is discussed.","PeriodicalId":302569,"journal":{"name":"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A systolic filter for low-level processing of the discrete wavelet transform\",\"authors\":\"N. Dunstan\",\"doi\":\"10.1109/ISSPA.1999.815838\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The discrete wavelet transform requires repeated high and low pass filtering of data scan lines. There has been a variety of special purpose devices and parallel algorithms designed to speedup this computationally intensive process. This paper describes a systolic filter intended for low-level processing of data scan lines. This processing is required for one-dimensional and higher dimensional DWT. Operations required by high and low pass filtering are interleaved on a single pipelined processor array. The filter has multirate characteristics. Implementation in reconfigurable hardware with dynamic reconfiguration is discussed.\",\"PeriodicalId\":302569,\"journal\":{\"name\":\"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-08-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSPA.1999.815838\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSPA.1999.815838","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

离散小波变换需要对数据扫描线进行反复的高通、低通滤波。已经有各种特殊用途的设备和并行算法被设计来加速这个计算密集型的过程。本文介绍了一种用于数据扫描线低级处理的收缩滤波器。这种处理是一维和高维DWT所必需的。高通和低通滤波所需的操作在单个流水线处理器阵列上交错进行。该滤波器具有多速率特性。讨论了动态重构在可重构硬件中的实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A systolic filter for low-level processing of the discrete wavelet transform
The discrete wavelet transform requires repeated high and low pass filtering of data scan lines. There has been a variety of special purpose devices and parallel algorithms designed to speedup this computationally intensive process. This paper describes a systolic filter intended for low-level processing of data scan lines. This processing is required for one-dimensional and higher dimensional DWT. Operations required by high and low pass filtering are interleaved on a single pipelined processor array. The filter has multirate characteristics. Implementation in reconfigurable hardware with dynamic reconfiguration is discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信