一种旨在提高现代fpga布线效率的时序库构建方法

Gang Liao, Jun Yu
{"title":"一种旨在提高现代fpga布线效率的时序库构建方法","authors":"Gang Liao, Jun Yu","doi":"10.1117/12.2682408","DOIUrl":null,"url":null,"abstract":"As Moore’s law indicates, the number of transistors on a chip doubles every 18 months, which guarantees many resourcedemanding applications can be implemented on these advanced chips. In order to fulfill this purpose, CAD tools should be precise and efficient. In this paper, we dig into FPGAs, which unavoidably require CAD tools to be configured. A new timing database construction method mainly focusing on reformatting the timing models of programmable interconnections and routing wires is proposed to improve routing efficiency for FPGAs. A contrast experiment has been carried out to compare routing efficiency with original and new database. The results of our experiment show that routing with this new database can implement circuits of high quality (1.000× critical path delay) within less time (0.994× original routing time). And it can at most route resource-demanding circuits within 0.787× original routing time.","PeriodicalId":440430,"journal":{"name":"International Conference on Electronic Technology and Information Science","volume":"598 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-06-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A timing library construction method aimed at improving routing efficiency for modern FPGAs\",\"authors\":\"Gang Liao, Jun Yu\",\"doi\":\"10.1117/12.2682408\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As Moore’s law indicates, the number of transistors on a chip doubles every 18 months, which guarantees many resourcedemanding applications can be implemented on these advanced chips. In order to fulfill this purpose, CAD tools should be precise and efficient. In this paper, we dig into FPGAs, which unavoidably require CAD tools to be configured. A new timing database construction method mainly focusing on reformatting the timing models of programmable interconnections and routing wires is proposed to improve routing efficiency for FPGAs. A contrast experiment has been carried out to compare routing efficiency with original and new database. The results of our experiment show that routing with this new database can implement circuits of high quality (1.000× critical path delay) within less time (0.994× original routing time). And it can at most route resource-demanding circuits within 0.787× original routing time.\",\"PeriodicalId\":440430,\"journal\":{\"name\":\"International Conference on Electronic Technology and Information Science\",\"volume\":\"598 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-06-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Electronic Technology and Information Science\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2682408\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Electronic Technology and Information Science","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2682408","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

正如摩尔定律所指出的那样,芯片上的晶体管数量每18个月翻一番,这保证了许多需要资源的应用可以在这些先进的芯片上实现。为了实现这一目的,CAD工具必须是精确和高效的。在本文中,我们深入研究了fpga,这不可避免地需要CAD工具的配置。为了提高fpga的布线效率,提出了一种新的时序数据库构建方法,重点是对可编程互连和布线的时序模型进行重新格式化。通过对比实验,比较了原数据库和新数据库的路由效率。实验结果表明,使用该数据库进行路由可以在较短的时间内(0.994倍原始路由时间)实现高质量的电路(1.000倍关键路径延迟)。在0.787倍的原始路由时间内,最多可以路由资源要求较高的电路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A timing library construction method aimed at improving routing efficiency for modern FPGAs
As Moore’s law indicates, the number of transistors on a chip doubles every 18 months, which guarantees many resourcedemanding applications can be implemented on these advanced chips. In order to fulfill this purpose, CAD tools should be precise and efficient. In this paper, we dig into FPGAs, which unavoidably require CAD tools to be configured. A new timing database construction method mainly focusing on reformatting the timing models of programmable interconnections and routing wires is proposed to improve routing efficiency for FPGAs. A contrast experiment has been carried out to compare routing efficiency with original and new database. The results of our experiment show that routing with this new database can implement circuits of high quality (1.000× critical path delay) within less time (0.994× original routing time). And it can at most route resource-demanding circuits within 0.787× original routing time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信