{"title":"减少开关和开关损耗的改进九电平多电平逆变器拓扑结构","authors":"H. S. Chaithra, C. B. Shankaralingappa","doi":"10.1109/RTEICT52294.2021.9573773","DOIUrl":null,"url":null,"abstract":"This paper presents a newly modified nine level multilevel inverter (MLI) topology. This MLI uses reverse voltage circuit concept and the input dc sources employs trinary asymmetric sequence. It provides highest output voltage level with minimum dc supply and electrical switch count in comparison to alternative sequences. Utilizing of trinary sequence MLI generates all additive and subtractive combinations of input dc voltages at the output. This topology is implemented on 9-level asymmetric MLI using less number of active and passive elements. Unipolar pulse width modulation technique is employed to generate gating pulses. The proposed topology is simulated in MATLAB/Simulink and efficiency, THD, power losses are determined. Results indicate better performance, i.e., lesser losses, minimal switches, and cost with acceptable THD.","PeriodicalId":191410,"journal":{"name":"2021 International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Modified Nine Level Multi Level Inverter Topology for Trinary Sequences with Reduced Switches and Switching Losses\",\"authors\":\"H. S. Chaithra, C. B. Shankaralingappa\",\"doi\":\"10.1109/RTEICT52294.2021.9573773\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a newly modified nine level multilevel inverter (MLI) topology. This MLI uses reverse voltage circuit concept and the input dc sources employs trinary asymmetric sequence. It provides highest output voltage level with minimum dc supply and electrical switch count in comparison to alternative sequences. Utilizing of trinary sequence MLI generates all additive and subtractive combinations of input dc voltages at the output. This topology is implemented on 9-level asymmetric MLI using less number of active and passive elements. Unipolar pulse width modulation technique is employed to generate gating pulses. The proposed topology is simulated in MATLAB/Simulink and efficiency, THD, power losses are determined. Results indicate better performance, i.e., lesser losses, minimal switches, and cost with acceptable THD.\",\"PeriodicalId\":191410,\"journal\":{\"name\":\"2021 International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)\",\"volume\":\"32 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-08-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RTEICT52294.2021.9573773\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT52294.2021.9573773","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Modified Nine Level Multi Level Inverter Topology for Trinary Sequences with Reduced Switches and Switching Losses
This paper presents a newly modified nine level multilevel inverter (MLI) topology. This MLI uses reverse voltage circuit concept and the input dc sources employs trinary asymmetric sequence. It provides highest output voltage level with minimum dc supply and electrical switch count in comparison to alternative sequences. Utilizing of trinary sequence MLI generates all additive and subtractive combinations of input dc voltages at the output. This topology is implemented on 9-level asymmetric MLI using less number of active and passive elements. Unipolar pulse width modulation technique is employed to generate gating pulses. The proposed topology is simulated in MATLAB/Simulink and efficiency, THD, power losses are determined. Results indicate better performance, i.e., lesser losses, minimal switches, and cost with acceptable THD.