恒定时控制虚拟ESR电路的分析与设计

Hao Peng, Chin Chang
{"title":"恒定时控制虚拟ESR电路的分析与设计","authors":"Hao Peng, Chin Chang","doi":"10.1109/PEAC.2014.7038025","DOIUrl":null,"url":null,"abstract":"For a constant on time controller to be stable with all ceramic output capacitance, a virtual ESR (Equivalent Series Resistance) circuit is needed to inject the required ripple voltage into the FB (Feedback) node. This paper proposes a new stability criterion, which is that the FB node ripple voltage need to have the same phase as the inductor current and have certain amplitude to filter out noise. Based on this stability criterion, the virtual ESR circuit is analyzed. The contributions from the phase node voltage, the inductor current and the output voltage are derived with superposition. Two methods to design the virtual ESR circuit, the In Phase Dominance Method and the Phase Cancellation Method, are proposed and experimentally verified. Comparisons between real ESR and the virtual ESR are made. The effects of virtual ESR circuit on load transient responses, power saving mode waveforms and output voltage setting are also discussed.","PeriodicalId":309780,"journal":{"name":"2014 International Power Electronics and Application Conference and Exposition","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Analysis and design of virtual ESR circuit with constant on time control\",\"authors\":\"Hao Peng, Chin Chang\",\"doi\":\"10.1109/PEAC.2014.7038025\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For a constant on time controller to be stable with all ceramic output capacitance, a virtual ESR (Equivalent Series Resistance) circuit is needed to inject the required ripple voltage into the FB (Feedback) node. This paper proposes a new stability criterion, which is that the FB node ripple voltage need to have the same phase as the inductor current and have certain amplitude to filter out noise. Based on this stability criterion, the virtual ESR circuit is analyzed. The contributions from the phase node voltage, the inductor current and the output voltage are derived with superposition. Two methods to design the virtual ESR circuit, the In Phase Dominance Method and the Phase Cancellation Method, are proposed and experimentally verified. Comparisons between real ESR and the virtual ESR are made. The effects of virtual ESR circuit on load transient responses, power saving mode waveforms and output voltage setting are also discussed.\",\"PeriodicalId\":309780,\"journal\":{\"name\":\"2014 International Power Electronics and Application Conference and Exposition\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Power Electronics and Application Conference and Exposition\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PEAC.2014.7038025\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Power Electronics and Application Conference and Exposition","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PEAC.2014.7038025","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

为了使恒定的准时控制器与所有陶瓷输出电容保持稳定,需要一个虚拟ESR(等效串联电阻)电路将所需的纹波电压注入FB(反馈)节点。本文提出了一种新的稳定性判据,即FB节点纹波电压需要与电感电流相位相同,并具有一定的幅值以滤除噪声。基于这一稳定性准则,对虚拟ESR电路进行了分析。用叠加的方法推导了相位节点电压、电感电流和输出电压的贡献。提出了两种设计虚拟ESR电路的方法,即相位优势法和相位抵消法,并进行了实验验证。对实际ESR和虚拟ESR进行了比较。讨论了虚拟ESR电路对负载暂态响应、省电模式波形和输出电压整定的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis and design of virtual ESR circuit with constant on time control
For a constant on time controller to be stable with all ceramic output capacitance, a virtual ESR (Equivalent Series Resistance) circuit is needed to inject the required ripple voltage into the FB (Feedback) node. This paper proposes a new stability criterion, which is that the FB node ripple voltage need to have the same phase as the inductor current and have certain amplitude to filter out noise. Based on this stability criterion, the virtual ESR circuit is analyzed. The contributions from the phase node voltage, the inductor current and the output voltage are derived with superposition. Two methods to design the virtual ESR circuit, the In Phase Dominance Method and the Phase Cancellation Method, are proposed and experimentally verified. Comparisons between real ESR and the virtual ESR are made. The effects of virtual ESR circuit on load transient responses, power saving mode waveforms and output voltage setting are also discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信