以CNTFET为存取元件的低功耗RRAM 1T1R阵列设计

Furqan Zahoor, T. Zulkifli, F. A. Khanday, Aabid Amin Fida
{"title":"以CNTFET为存取元件的低功耗RRAM 1T1R阵列设计","authors":"Furqan Zahoor, T. Zulkifli, F. A. Khanday, Aabid Amin Fida","doi":"10.1109/SCORED.2019.8896306","DOIUrl":null,"url":null,"abstract":"A SPICE model of metal oxide based resistive random access memory (RRAM) devices is demonstrated in this paper having bipolar switching characteristics and utilizing carbon nanotube field effect transistor (CNTFET) in a 1T1R configuration. The growth and the dissolution of the conductive filament in the oxide layer is the basis of the switching mechanism in this model. The model has been implemented in HSPICE simulation software for circuit level analysis. Initially, the simulation of memory cell with CNTFETs is carried out and later on 3*3 memory matrix is analyzed. The proposed design shows a reduction in power consumption as compared to RRAM cell utilizing metal oxide semiconductor field effect transistor (MOSFET) in a 1T1R configuration.","PeriodicalId":231004,"journal":{"name":"2019 IEEE Student Conference on Research and Development (SCOReD)","volume":"166 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"Low-power RRAM Device based 1T1R Array Design with CNTFET as Access Device\",\"authors\":\"Furqan Zahoor, T. Zulkifli, F. A. Khanday, Aabid Amin Fida\",\"doi\":\"10.1109/SCORED.2019.8896306\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A SPICE model of metal oxide based resistive random access memory (RRAM) devices is demonstrated in this paper having bipolar switching characteristics and utilizing carbon nanotube field effect transistor (CNTFET) in a 1T1R configuration. The growth and the dissolution of the conductive filament in the oxide layer is the basis of the switching mechanism in this model. The model has been implemented in HSPICE simulation software for circuit level analysis. Initially, the simulation of memory cell with CNTFETs is carried out and later on 3*3 memory matrix is analyzed. The proposed design shows a reduction in power consumption as compared to RRAM cell utilizing metal oxide semiconductor field effect transistor (MOSFET) in a 1T1R configuration.\",\"PeriodicalId\":231004,\"journal\":{\"name\":\"2019 IEEE Student Conference on Research and Development (SCOReD)\",\"volume\":\"166 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE Student Conference on Research and Development (SCOReD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SCORED.2019.8896306\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE Student Conference on Research and Development (SCOReD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCORED.2019.8896306","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

本文展示了一种基于金属氧化物的电阻随机存取存储器(RRAM)器件的SPICE模型,该模型具有双极开关特性,并在1T1R配置中使用碳纳米管场效应晶体管(CNTFET)。导电丝在氧化层中的生长和溶解是该模型中开关机理的基础。该模型已在HSPICE仿真软件中实现,用于电路电平分析。首先对cntfet的存储单元进行了仿真,然后对3*3存储矩阵进行了分析。与在1T1R配置中使用金属氧化物半导体场效应晶体管(MOSFET)的RRAM电池相比,提出的设计显示功耗降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low-power RRAM Device based 1T1R Array Design with CNTFET as Access Device
A SPICE model of metal oxide based resistive random access memory (RRAM) devices is demonstrated in this paper having bipolar switching characteristics and utilizing carbon nanotube field effect transistor (CNTFET) in a 1T1R configuration. The growth and the dissolution of the conductive filament in the oxide layer is the basis of the switching mechanism in this model. The model has been implemented in HSPICE simulation software for circuit level analysis. Initially, the simulation of memory cell with CNTFETs is carried out and later on 3*3 memory matrix is analyzed. The proposed design shows a reduction in power consumption as compared to RRAM cell utilizing metal oxide semiconductor field effect transistor (MOSFET) in a 1T1R configuration.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信