基于FPGA的NR终端高精度定时模块的设计与实现

Zhihui Wang, Yue Hu, Jiuxin Gong, Shen Jin, S. Meng, Delong Yang, Baojuan Ma, Jinxia Han, Sicheng Zhu, Sai Wu, Heng Liu, Junbao Duan
{"title":"基于FPGA的NR终端高精度定时模块的设计与实现","authors":"Zhihui Wang, Yue Hu, Jiuxin Gong, Shen Jin, S. Meng, Delong Yang, Baojuan Ma, Jinxia Han, Sicheng Zhu, Sai Wu, Heng Liu, Junbao Duan","doi":"10.1109/ICEI52466.2021.00030","DOIUrl":null,"url":null,"abstract":"With the rapid development of the modern communication industry, the vertical applications of the mobile network have put forward higher requirement for time synchronization. According to factors such as timing accuracy and cost, different application scenarios can adopt different timing methods. Network absolute time synchronization applies dedicated equipment, such as GNSS (Global Navigation Satellite System), or specific protocols, such as NTP (Network Time Protocol), PTP (Precision Time Protocol), SIB9 (System Information Block 9). There are requirements for timing accuracy up to microsecond level in the fields of IoT (Internet of things), autonomous driving, etc. The existing timing methods can hardly meet these demands. This paper studies the design and implementation of timing module based on TAP. This paper proposes a realization method by using hardware Kalman filter to cope with air interface delay jitter, and optimizes the efficiency of hardware processing link delay to meet the requirements of NR to improve the timing accuracy of TAP. The timing module is implemented based on FPGA, and the test results show that the timing accuracy of the timing module can reach to microsecond level.","PeriodicalId":113203,"journal":{"name":"2021 IEEE International Conference on Energy Internet (ICEI)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and implementation of high-precision timing module for NR terminals based on FPGA\",\"authors\":\"Zhihui Wang, Yue Hu, Jiuxin Gong, Shen Jin, S. Meng, Delong Yang, Baojuan Ma, Jinxia Han, Sicheng Zhu, Sai Wu, Heng Liu, Junbao Duan\",\"doi\":\"10.1109/ICEI52466.2021.00030\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the rapid development of the modern communication industry, the vertical applications of the mobile network have put forward higher requirement for time synchronization. According to factors such as timing accuracy and cost, different application scenarios can adopt different timing methods. Network absolute time synchronization applies dedicated equipment, such as GNSS (Global Navigation Satellite System), or specific protocols, such as NTP (Network Time Protocol), PTP (Precision Time Protocol), SIB9 (System Information Block 9). There are requirements for timing accuracy up to microsecond level in the fields of IoT (Internet of things), autonomous driving, etc. The existing timing methods can hardly meet these demands. This paper studies the design and implementation of timing module based on TAP. This paper proposes a realization method by using hardware Kalman filter to cope with air interface delay jitter, and optimizes the efficiency of hardware processing link delay to meet the requirements of NR to improve the timing accuracy of TAP. The timing module is implemented based on FPGA, and the test results show that the timing accuracy of the timing module can reach to microsecond level.\",\"PeriodicalId\":113203,\"journal\":{\"name\":\"2021 IEEE International Conference on Energy Internet (ICEI)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Conference on Energy Internet (ICEI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEI52466.2021.00030\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Energy Internet (ICEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEI52466.2021.00030","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着现代通信业的快速发展,移动网络的垂直应用对时间同步提出了更高的要求。根据定时精度和成本等因素,不同的应用场景可以采用不同的定时方法。网络绝对时间同步适用于专用设备,如GNSS(全球卫星导航系统),或特定协议,如NTP(网络时间协议)、PTP(精确时间协议)、SIB9(系统信息块9)。在物联网、自动驾驶等领域,对定时精度的要求高达微秒级。现有的定时方法很难满足这些要求。本文研究了基于TAP的定时模块的设计与实现。本文提出了一种利用硬件卡尔曼滤波处理空口时延抖动的实现方法,并优化硬件处理链路时延的效率以满足NR的要求,从而提高TAP的定时精度。该定时模块基于FPGA实现,测试结果表明,该定时模块的定时精度可达到微秒级。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and implementation of high-precision timing module for NR terminals based on FPGA
With the rapid development of the modern communication industry, the vertical applications of the mobile network have put forward higher requirement for time synchronization. According to factors such as timing accuracy and cost, different application scenarios can adopt different timing methods. Network absolute time synchronization applies dedicated equipment, such as GNSS (Global Navigation Satellite System), or specific protocols, such as NTP (Network Time Protocol), PTP (Precision Time Protocol), SIB9 (System Information Block 9). There are requirements for timing accuracy up to microsecond level in the fields of IoT (Internet of things), autonomous driving, etc. The existing timing methods can hardly meet these demands. This paper studies the design and implementation of timing module based on TAP. This paper proposes a realization method by using hardware Kalman filter to cope with air interface delay jitter, and optimizes the efficiency of hardware processing link delay to meet the requirements of NR to improve the timing accuracy of TAP. The timing module is implemented based on FPGA, and the test results show that the timing accuracy of the timing module can reach to microsecond level.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信