S. Mitra, A. Salman, D. Ioannou, C. Tretz, D. Ioannou
{"title":"具有对称DG负载的DG- soi比率逻辑-一种用于50nm以下低压/低压电路设计的新方法","authors":"S. Mitra, A. Salman, D. Ioannou, C. Tretz, D. Ioannou","doi":"10.1109/ISDRS.2003.1272149","DOIUrl":null,"url":null,"abstract":"This paper investigates the possibility of using SDG (symmetric double gate) device intrinsically on structure as a load device for DG-SOI based ratioed logic, To establish the feasibility and superiority of this approach an inverter and a NOR gate were designed, which exhibits considerable advantages. The work is then extented to show how the approach can also be used to built NAND and XOR gates to create a complete logic family. All the simulations are done for 50 nm gate length devices using SILVACO tools. Voltage transfer characteristics are studied for both SDG load and ADG (asymmetric double gate) inverter. The transient characteristics obtained with a 1.25 GHz pulse on the n/sup +/-poly gate and a 500 MHz on the p/sup +/-poly gate are also studied.","PeriodicalId":369241,"journal":{"name":"International Semiconductor Device Research Symposium, 2003","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"DG-SOI ratioed logic with symmetric DG load - a novel approach for sub 50 nm LV/LP circuit design\",\"authors\":\"S. Mitra, A. Salman, D. Ioannou, C. Tretz, D. Ioannou\",\"doi\":\"10.1109/ISDRS.2003.1272149\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper investigates the possibility of using SDG (symmetric double gate) device intrinsically on structure as a load device for DG-SOI based ratioed logic, To establish the feasibility and superiority of this approach an inverter and a NOR gate were designed, which exhibits considerable advantages. The work is then extented to show how the approach can also be used to built NAND and XOR gates to create a complete logic family. All the simulations are done for 50 nm gate length devices using SILVACO tools. Voltage transfer characteristics are studied for both SDG load and ADG (asymmetric double gate) inverter. The transient characteristics obtained with a 1.25 GHz pulse on the n/sup +/-poly gate and a 500 MHz on the p/sup +/-poly gate are also studied.\",\"PeriodicalId\":369241,\"journal\":{\"name\":\"International Semiconductor Device Research Symposium, 2003\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Semiconductor Device Research Symposium, 2003\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISDRS.2003.1272149\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Semiconductor Device Research Symposium, 2003","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISDRS.2003.1272149","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
DG-SOI ratioed logic with symmetric DG load - a novel approach for sub 50 nm LV/LP circuit design
This paper investigates the possibility of using SDG (symmetric double gate) device intrinsically on structure as a load device for DG-SOI based ratioed logic, To establish the feasibility and superiority of this approach an inverter and a NOR gate were designed, which exhibits considerable advantages. The work is then extented to show how the approach can also be used to built NAND and XOR gates to create a complete logic family. All the simulations are done for 50 nm gate length devices using SILVACO tools. Voltage transfer characteristics are studied for both SDG load and ADG (asymmetric double gate) inverter. The transient characteristics obtained with a 1.25 GHz pulse on the n/sup +/-poly gate and a 500 MHz on the p/sup +/-poly gate are also studied.