{"title":"模拟电路优化的贝叶斯优化框架","authors":"Shady A. Abdelaal, Ahmed Hussein, H. Mostafa","doi":"10.1109/ICCES51560.2020.9334576","DOIUrl":null,"url":null,"abstract":"The growing complexity of analog circuits poses challenging constraints on analog simulation tools. Simulation based optimization approaches have gained a lot of interest to cut down the analog circuit design time and complexity. One of these approaches is the Bayesian optimization (BO) approach, which represents the analog circuit as a black box function, and incorporates optimization goal and constraints aiming to reach the optimum design parameters with the least possible simulation iterations. In this paper, a BO approach for automated sizing of analog circuits is discussed. The proposed approach uses Gaussian Process (GP) as a surrogate model and utilizes SOBOL sampling. The proposed algorithm is validated on a two-stage op amp benchmark circuit and compared to the literature work.","PeriodicalId":247183,"journal":{"name":"2020 15th International Conference on Computer Engineering and Systems (ICCES)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Bayesian Optimization Framework for Analog Circuits Optimization\",\"authors\":\"Shady A. Abdelaal, Ahmed Hussein, H. Mostafa\",\"doi\":\"10.1109/ICCES51560.2020.9334576\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The growing complexity of analog circuits poses challenging constraints on analog simulation tools. Simulation based optimization approaches have gained a lot of interest to cut down the analog circuit design time and complexity. One of these approaches is the Bayesian optimization (BO) approach, which represents the analog circuit as a black box function, and incorporates optimization goal and constraints aiming to reach the optimum design parameters with the least possible simulation iterations. In this paper, a BO approach for automated sizing of analog circuits is discussed. The proposed approach uses Gaussian Process (GP) as a surrogate model and utilizes SOBOL sampling. The proposed algorithm is validated on a two-stage op amp benchmark circuit and compared to the literature work.\",\"PeriodicalId\":247183,\"journal\":{\"name\":\"2020 15th International Conference on Computer Engineering and Systems (ICCES)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 15th International Conference on Computer Engineering and Systems (ICCES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCES51560.2020.9334576\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 15th International Conference on Computer Engineering and Systems (ICCES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCES51560.2020.9334576","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Bayesian Optimization Framework for Analog Circuits Optimization
The growing complexity of analog circuits poses challenging constraints on analog simulation tools. Simulation based optimization approaches have gained a lot of interest to cut down the analog circuit design time and complexity. One of these approaches is the Bayesian optimization (BO) approach, which represents the analog circuit as a black box function, and incorporates optimization goal and constraints aiming to reach the optimum design parameters with the least possible simulation iterations. In this paper, a BO approach for automated sizing of analog circuits is discussed. The proposed approach uses Gaussian Process (GP) as a surrogate model and utilizes SOBOL sampling. The proposed algorithm is validated on a two-stage op amp benchmark circuit and compared to the literature work.