为面向缺陷的测试,将物理缺陷映射到逻辑级别

R. Ubar
{"title":"为面向缺陷的测试,将物理缺陷映射到逻辑级别","authors":"R. Ubar","doi":"10.1109/SCS.2003.1227087","DOIUrl":null,"url":null,"abstract":"A uniform fault model for representing physical defects in components of digital circuits is introduced. Physical defects are modeled as parameters in generic Boolean differential equations. Solutions of the equations give the conditions at which defects are locally activated. The defect activation conditions are used as functional fault models on the logic level for fault simulation purposes. The functional fault model can be regarded also as an interface for mapping faults from one system level to another, helping to carry out hierarchical test generation or hierarchical fault simulation in digital systems. Experiments have shown the feasibility and efficiency of the method compared to the classical stuck-at fault based approaches.","PeriodicalId":375963,"journal":{"name":"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Mapping physical defects to logic level for defect oriented testing\",\"authors\":\"R. Ubar\",\"doi\":\"10.1109/SCS.2003.1227087\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A uniform fault model for representing physical defects in components of digital circuits is introduced. Physical defects are modeled as parameters in generic Boolean differential equations. Solutions of the equations give the conditions at which defects are locally activated. The defect activation conditions are used as functional fault models on the logic level for fault simulation purposes. The functional fault model can be regarded also as an interface for mapping faults from one system level to another, helping to carry out hierarchical test generation or hierarchical fault simulation in digital systems. Experiments have shown the feasibility and efficiency of the method compared to the classical stuck-at fault based approaches.\",\"PeriodicalId\":375963,\"journal\":{\"name\":\"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SCS.2003.1227087\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCS.2003.1227087","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

介绍了一种用于表示数字电路元件物理缺陷的统一故障模型。物理缺陷被建模为一般布尔微分方程中的参数。方程的解给出了缺陷局部激活的条件。将缺陷激活条件作为逻辑层的功能故障模型,用于故障仿真。功能故障模型也可以看作是将故障从一个系统级别映射到另一个系统级别的接口,有助于在数字系统中进行分层测试生成或分层故障仿真。实验结果表明,与传统的基于故障卡滞的方法相比,该方法具有较好的可行性和有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Mapping physical defects to logic level for defect oriented testing
A uniform fault model for representing physical defects in components of digital circuits is introduced. Physical defects are modeled as parameters in generic Boolean differential equations. Solutions of the equations give the conditions at which defects are locally activated. The defect activation conditions are used as functional fault models on the logic level for fault simulation purposes. The functional fault model can be regarded also as an interface for mapping faults from one system level to another, helping to carry out hierarchical test generation or hierarchical fault simulation in digital systems. Experiments have shown the feasibility and efficiency of the method compared to the classical stuck-at fault based approaches.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信