VLSI系统中的幻模信号

T. Gabara
{"title":"VLSI系统中的幻模信号","authors":"T. Gabara","doi":"10.1109/ARVLSI.2001.915553","DOIUrl":null,"url":null,"abstract":"Differential signaling uses double the number of interconnects when compared to single ended signaling. The signal to interconnect usage of a differential signal is (n/2) balanced signals per n interconnects. A method is described which can increase the interconnect usage to (n-1) balanced signals per n wires. The additional bandwidth is achieved by inserting signal information into the common mode signal between two or more interconnects. Simulations in 0.251 /spl mu/m CMOS technology have indicated that bit rates of 1 Gb/s are achievable using the common mode signaling technique. These additional balanced signals can be sent in the same or opposing directions to the original information. Several schemes are described including voltage and current signaling and a bussed structure is proposed. A simple receiver structure is used to extract the common mode signal.","PeriodicalId":424368,"journal":{"name":"Proceedings 2001 Conference on Advanced Research in VLSI. ARVLSI 2001","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-03-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":"{\"title\":\"Phantom mode signaling in VLSI systems\",\"authors\":\"T. Gabara\",\"doi\":\"10.1109/ARVLSI.2001.915553\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Differential signaling uses double the number of interconnects when compared to single ended signaling. The signal to interconnect usage of a differential signal is (n/2) balanced signals per n interconnects. A method is described which can increase the interconnect usage to (n-1) balanced signals per n wires. The additional bandwidth is achieved by inserting signal information into the common mode signal between two or more interconnects. Simulations in 0.251 /spl mu/m CMOS technology have indicated that bit rates of 1 Gb/s are achievable using the common mode signaling technique. These additional balanced signals can be sent in the same or opposing directions to the original information. Several schemes are described including voltage and current signaling and a bussed structure is proposed. A simple receiver structure is used to extract the common mode signal.\",\"PeriodicalId\":424368,\"journal\":{\"name\":\"Proceedings 2001 Conference on Advanced Research in VLSI. ARVLSI 2001\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-03-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"16\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 2001 Conference on Advanced Research in VLSI. ARVLSI 2001\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ARVLSI.2001.915553\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 2001 Conference on Advanced Research in VLSI. ARVLSI 2001","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ARVLSI.2001.915553","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

摘要

与单端信令相比,差分信令使用的互连数增加了一倍。差分信号互连使用的信号是每n个互连(n/2)个平衡信号。描述了一种可以将互连使用量增加到每n根线(n-1)个平衡信号的方法。通过将信号信息插入到两个或多个互连之间的共模信号中来实现额外带宽。在0.251 /spl mu/m CMOS技术上的仿真表明,使用共模信号技术可以实现1gb /s的比特率。这些额外的平衡信号可以向与原始信息相同或相反的方向发送。介绍了几种方案,包括电压和电流信号,并提出了一种总线结构。采用简单的接收机结构提取共模信号。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Phantom mode signaling in VLSI systems
Differential signaling uses double the number of interconnects when compared to single ended signaling. The signal to interconnect usage of a differential signal is (n/2) balanced signals per n interconnects. A method is described which can increase the interconnect usage to (n-1) balanced signals per n wires. The additional bandwidth is achieved by inserting signal information into the common mode signal between two or more interconnects. Simulations in 0.251 /spl mu/m CMOS technology have indicated that bit rates of 1 Gb/s are achievable using the common mode signaling technique. These additional balanced signals can be sent in the same or opposing directions to the original information. Several schemes are described including voltage and current signaling and a bussed structure is proposed. A simple receiver structure is used to extract the common mode signal.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信