Z. Bundalo, Ferid Softic, Drazen Pasalic, D. Bundalo, Miroslav Kostadinovic
{"title":"具有高阻抗输出状态的三元再生CMOS逻辑电路","authors":"Z. Bundalo, Ferid Softic, Drazen Pasalic, D. Bundalo, Miroslav Kostadinovic","doi":"10.2298/FUEE0503505B","DOIUrl":null,"url":null,"abstract":"Principles and possibilities for design and implementation of ternary regenerative CMOS logic circuits with high impedance output state are described and proposed in the paper. Two principles of design and concrete implementations of such logic circuits are proposed and described: the simple circuits with smaller number of transistors, and the buffer/driver circuits with decreased propagation delay time. All proposed and described solutions of the logic circuits have been analyzed by computer simulations. Some of simulation results confirming descriptions and conclusions are given in the paper.","PeriodicalId":365506,"journal":{"name":"2012 Mediterranean Conference on Embedded Computing (MECO)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Ternary regenerative CMOS logic circuits with high impedance output state\",\"authors\":\"Z. Bundalo, Ferid Softic, Drazen Pasalic, D. Bundalo, Miroslav Kostadinovic\",\"doi\":\"10.2298/FUEE0503505B\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Principles and possibilities for design and implementation of ternary regenerative CMOS logic circuits with high impedance output state are described and proposed in the paper. Two principles of design and concrete implementations of such logic circuits are proposed and described: the simple circuits with smaller number of transistors, and the buffer/driver circuits with decreased propagation delay time. All proposed and described solutions of the logic circuits have been analyzed by computer simulations. Some of simulation results confirming descriptions and conclusions are given in the paper.\",\"PeriodicalId\":365506,\"journal\":{\"name\":\"2012 Mediterranean Conference on Embedded Computing (MECO)\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 Mediterranean Conference on Embedded Computing (MECO)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2298/FUEE0503505B\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Mediterranean Conference on Embedded Computing (MECO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2298/FUEE0503505B","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Ternary regenerative CMOS logic circuits with high impedance output state
Principles and possibilities for design and implementation of ternary regenerative CMOS logic circuits with high impedance output state are described and proposed in the paper. Two principles of design and concrete implementations of such logic circuits are proposed and described: the simple circuits with smaller number of transistors, and the buffer/driver circuits with decreased propagation delay time. All proposed and described solutions of the logic circuits have been analyzed by computer simulations. Some of simulation results confirming descriptions and conclusions are given in the paper.