可配置占空比和死区时间的多个单相PWM逆变器的FPGA实现

Md. Sohel Rana, Mamun Bepari, K. Ghosh, M. Abedin
{"title":"可配置占空比和死区时间的多个单相PWM逆变器的FPGA实现","authors":"Md. Sohel Rana, Mamun Bepari, K. Ghosh, M. Abedin","doi":"10.1109/icaeee54957.2022.9836383","DOIUrl":null,"url":null,"abstract":"Nowadays power inverters are widely used in various applications which range from domestic to industrial facilities. The Pulse Width Modulation (PWM) techniques are extensively used for the controlling of inverter circuit in which dead time, duty cycle, and frequency are important performance parameters. In the case of controlling multiple inverters with a single controller, control signals with embedded dead-time for all the inverters may lead to poor performance for some inverters due to shoot through and controlling of multiple inverters with common duty cycle and frequency cannot fulfill the requirement. Moreover, the use of an individual controller for each inverter is not cost-effective. In this work, the PWM switching strategies are designed with Verilog Hardware Description Language (HDL) and implemented using Xilinx Spartan-6 Nexys3 FPGA with precise control of dead time, duty cycle and frequency. This FPGA based controller enables us to control any inverter designed for a specific purpose and the same inverter for different applications by configuring its frequency and duty cycle. For the present work, we have generated six PWM signals with three different dead times and duty cycles which can control three single-phase PWM inverters with specified dead time and found that FPGA implementation provide desired output with negligible distortion avoiding shoot through.","PeriodicalId":383872,"journal":{"name":"2022 International Conference on Advancement in Electrical and Electronic Engineering (ICAEEE)","volume":"2001 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-02-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"FPGA Implementation of Multiple Single Phase PWM Inverters with Configurable Duty Cycle and Dead Time\",\"authors\":\"Md. Sohel Rana, Mamun Bepari, K. Ghosh, M. Abedin\",\"doi\":\"10.1109/icaeee54957.2022.9836383\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nowadays power inverters are widely used in various applications which range from domestic to industrial facilities. The Pulse Width Modulation (PWM) techniques are extensively used for the controlling of inverter circuit in which dead time, duty cycle, and frequency are important performance parameters. In the case of controlling multiple inverters with a single controller, control signals with embedded dead-time for all the inverters may lead to poor performance for some inverters due to shoot through and controlling of multiple inverters with common duty cycle and frequency cannot fulfill the requirement. Moreover, the use of an individual controller for each inverter is not cost-effective. In this work, the PWM switching strategies are designed with Verilog Hardware Description Language (HDL) and implemented using Xilinx Spartan-6 Nexys3 FPGA with precise control of dead time, duty cycle and frequency. This FPGA based controller enables us to control any inverter designed for a specific purpose and the same inverter for different applications by configuring its frequency and duty cycle. For the present work, we have generated six PWM signals with three different dead times and duty cycles which can control three single-phase PWM inverters with specified dead time and found that FPGA implementation provide desired output with negligible distortion avoiding shoot through.\",\"PeriodicalId\":383872,\"journal\":{\"name\":\"2022 International Conference on Advancement in Electrical and Electronic Engineering (ICAEEE)\",\"volume\":\"2001 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-02-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 International Conference on Advancement in Electrical and Electronic Engineering (ICAEEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/icaeee54957.2022.9836383\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Advancement in Electrical and Electronic Engineering (ICAEEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icaeee54957.2022.9836383","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

如今,电力逆变器广泛应用于从家庭到工业设施的各种应用中。脉宽调制(PWM)技术广泛应用于逆变电路的控制,其中死区时间、占空比和频率是逆变电路的重要性能参数。在用一个控制器控制多台逆变器的情况下,所有逆变器的控制信号都带有嵌入式死区时间,可能会导致部分逆变器的性能不佳,并且对多个占空比和频率相同的逆变器的控制无法满足要求。此外,为每个逆变器使用单独的控制器是不划算的。在这项工作中,PWM开关策略采用Verilog硬件描述语言(HDL)设计,并使用Xilinx spartan6 Nexys3 FPGA实现,可以精确控制死区时间、占空比和频率。这种基于FPGA的控制器使我们能够通过配置其频率和占空比来控制为特定目的设计的任何逆变器和用于不同应用的相同逆变器。在目前的工作中,我们产生了六个具有三种不同死区时间和占空比的PWM信号,可以控制三个具有指定死区时间的单相PWM逆变器,并发现FPGA实现提供了理想的输出,失真可以忽略,避免了穿通。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA Implementation of Multiple Single Phase PWM Inverters with Configurable Duty Cycle and Dead Time
Nowadays power inverters are widely used in various applications which range from domestic to industrial facilities. The Pulse Width Modulation (PWM) techniques are extensively used for the controlling of inverter circuit in which dead time, duty cycle, and frequency are important performance parameters. In the case of controlling multiple inverters with a single controller, control signals with embedded dead-time for all the inverters may lead to poor performance for some inverters due to shoot through and controlling of multiple inverters with common duty cycle and frequency cannot fulfill the requirement. Moreover, the use of an individual controller for each inverter is not cost-effective. In this work, the PWM switching strategies are designed with Verilog Hardware Description Language (HDL) and implemented using Xilinx Spartan-6 Nexys3 FPGA with precise control of dead time, duty cycle and frequency. This FPGA based controller enables us to control any inverter designed for a specific purpose and the same inverter for different applications by configuring its frequency and duty cycle. For the present work, we have generated six PWM signals with three different dead times and duty cycles which can control three single-phase PWM inverters with specified dead time and found that FPGA implementation provide desired output with negligible distortion avoiding shoot through.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信