一个简单的4象限NMOS模拟乘法器,输入范围等于±VDD, THD非常低

S. Purushothaman
{"title":"一个简单的4象限NMOS模拟乘法器,输入范围等于±VDD, THD非常低","authors":"S. Purushothaman","doi":"10.1109/EIT.2008.4554281","DOIUrl":null,"url":null,"abstract":"A simple 4 quadrant analog multiplier using bulk NMOS transistors is presented in the paper. All the NMOS transistors in the circuit operate in saturation region. The complete circuit contains only 4 NMOS transistors as active devices. The proposed circuit has very good linearity, low THD, large input range and bandwidth. The input dynamic range of the circuit is plusmnVDD. The THD in the output waveform is smaller than 0.3% when the inputs are sine waves of peak-to-peak voltage 2.VDD. When input sine waves are of peak-to-peak voltage VDD, the THD is less than 0.14%. The 3dB bandwidth of the circuit is over 600 MHz. The circuit also has good noise performance compared to other similar works, due to less number of devices used. Quiescent power consumption of the overall circuit is only 214 muWatts.","PeriodicalId":215400,"journal":{"name":"2008 IEEE International Conference on Electro/Information Technology","volume":"73 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A simple 4 quadrant NMOS analog multiplier with input range equal to ±VDD and very low THD\",\"authors\":\"S. Purushothaman\",\"doi\":\"10.1109/EIT.2008.4554281\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A simple 4 quadrant analog multiplier using bulk NMOS transistors is presented in the paper. All the NMOS transistors in the circuit operate in saturation region. The complete circuit contains only 4 NMOS transistors as active devices. The proposed circuit has very good linearity, low THD, large input range and bandwidth. The input dynamic range of the circuit is plusmnVDD. The THD in the output waveform is smaller than 0.3% when the inputs are sine waves of peak-to-peak voltage 2.VDD. When input sine waves are of peak-to-peak voltage VDD, the THD is less than 0.14%. The 3dB bandwidth of the circuit is over 600 MHz. The circuit also has good noise performance compared to other similar works, due to less number of devices used. Quiescent power consumption of the overall circuit is only 214 muWatts.\",\"PeriodicalId\":215400,\"journal\":{\"name\":\"2008 IEEE International Conference on Electro/Information Technology\",\"volume\":\"73 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE International Conference on Electro/Information Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EIT.2008.4554281\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Conference on Electro/Information Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EIT.2008.4554281","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

本文提出了一种简单的四象限模拟乘法器。电路中所有的NMOS晶体管都工作在饱和区。完整的电路只包含4个NMOS晶体管作为有源器件。该电路具有良好的线性度、低THD、大的输入范围和带宽。电路的输入动态范围为±nvdd。当输入为峰峰电压2.VDD的正弦波时,输出波形的THD小于0.3%。当输入正弦波的峰峰电压为VDD时,THD小于0.14%。电路的3dB带宽超过600mhz。由于使用的器件数量较少,与其他同类工程相比,该电路具有良好的噪声性能。整个电路的静态功耗仅为214毫瓦。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A simple 4 quadrant NMOS analog multiplier with input range equal to ±VDD and very low THD
A simple 4 quadrant analog multiplier using bulk NMOS transistors is presented in the paper. All the NMOS transistors in the circuit operate in saturation region. The complete circuit contains only 4 NMOS transistors as active devices. The proposed circuit has very good linearity, low THD, large input range and bandwidth. The input dynamic range of the circuit is plusmnVDD. The THD in the output waveform is smaller than 0.3% when the inputs are sine waves of peak-to-peak voltage 2.VDD. When input sine waves are of peak-to-peak voltage VDD, the THD is less than 0.14%. The 3dB bandwidth of the circuit is over 600 MHz. The circuit also has good noise performance compared to other similar works, due to less number of devices used. Quiescent power consumption of the overall circuit is only 214 muWatts.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信