{"title":"一个简单的4象限NMOS模拟乘法器,输入范围等于±VDD, THD非常低","authors":"S. Purushothaman","doi":"10.1109/EIT.2008.4554281","DOIUrl":null,"url":null,"abstract":"A simple 4 quadrant analog multiplier using bulk NMOS transistors is presented in the paper. All the NMOS transistors in the circuit operate in saturation region. The complete circuit contains only 4 NMOS transistors as active devices. The proposed circuit has very good linearity, low THD, large input range and bandwidth. The input dynamic range of the circuit is plusmnVDD. The THD in the output waveform is smaller than 0.3% when the inputs are sine waves of peak-to-peak voltage 2.VDD. When input sine waves are of peak-to-peak voltage VDD, the THD is less than 0.14%. The 3dB bandwidth of the circuit is over 600 MHz. The circuit also has good noise performance compared to other similar works, due to less number of devices used. Quiescent power consumption of the overall circuit is only 214 muWatts.","PeriodicalId":215400,"journal":{"name":"2008 IEEE International Conference on Electro/Information Technology","volume":"73 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A simple 4 quadrant NMOS analog multiplier with input range equal to ±VDD and very low THD\",\"authors\":\"S. Purushothaman\",\"doi\":\"10.1109/EIT.2008.4554281\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A simple 4 quadrant analog multiplier using bulk NMOS transistors is presented in the paper. All the NMOS transistors in the circuit operate in saturation region. The complete circuit contains only 4 NMOS transistors as active devices. The proposed circuit has very good linearity, low THD, large input range and bandwidth. The input dynamic range of the circuit is plusmnVDD. The THD in the output waveform is smaller than 0.3% when the inputs are sine waves of peak-to-peak voltage 2.VDD. When input sine waves are of peak-to-peak voltage VDD, the THD is less than 0.14%. The 3dB bandwidth of the circuit is over 600 MHz. The circuit also has good noise performance compared to other similar works, due to less number of devices used. Quiescent power consumption of the overall circuit is only 214 muWatts.\",\"PeriodicalId\":215400,\"journal\":{\"name\":\"2008 IEEE International Conference on Electro/Information Technology\",\"volume\":\"73 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE International Conference on Electro/Information Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EIT.2008.4554281\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Conference on Electro/Information Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EIT.2008.4554281","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A simple 4 quadrant NMOS analog multiplier with input range equal to ±VDD and very low THD
A simple 4 quadrant analog multiplier using bulk NMOS transistors is presented in the paper. All the NMOS transistors in the circuit operate in saturation region. The complete circuit contains only 4 NMOS transistors as active devices. The proposed circuit has very good linearity, low THD, large input range and bandwidth. The input dynamic range of the circuit is plusmnVDD. The THD in the output waveform is smaller than 0.3% when the inputs are sine waves of peak-to-peak voltage 2.VDD. When input sine waves are of peak-to-peak voltage VDD, the THD is less than 0.14%. The 3dB bandwidth of the circuit is over 600 MHz. The circuit also has good noise performance compared to other similar works, due to less number of devices used. Quiescent power consumption of the overall circuit is only 214 muWatts.