模拟电路中无结纳米线的NBTI及最小化NBTI退化的新操作方案

H. Wong, Munkang Choi, R. Tiwari, S. Mahapatra
{"title":"模拟电路中无结纳米线的NBTI及最小化NBTI退化的新操作方案","authors":"H. Wong, Munkang Choi, R. Tiwari, S. Mahapatra","doi":"10.1109/SISPAD.2018.8551691","DOIUrl":null,"url":null,"abstract":"Nano-wire (NW) transistor is expected to be used in sub-5nm technology nodes for its better electrostatic control. Junction-less (JL) NW is a feasible candidate, as steep source/drain junctions are not required. In this paper, Negative Bias-Temperature-Instability (NBTI) of JL-NW is studied through calibrated TCAD simulation. It is found that JL NW has 20 times less NBTI degradation (in terms of oxide/channel fixed charge generation) than regular NW because of40 times less hole carrier concentration at the oxide/channel interface and absence of field enhanced degradation. A novel operation scheme is then proposed to reduce NBTI degradation in analog circuit by switching the source and drain terminals periodically. The concept is verified through TCAD simulation of NW current mirror and it is found that NW NBTI degradation can befurther reduced by 25% to 35% by using the novel scheme.","PeriodicalId":170070,"journal":{"name":"2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","volume":"103 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"On the NBTI of Junction-less Nanowire and Novel Operation Scheme to Minimize NBTI Degradation in Analog Circuits\",\"authors\":\"H. Wong, Munkang Choi, R. Tiwari, S. Mahapatra\",\"doi\":\"10.1109/SISPAD.2018.8551691\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nano-wire (NW) transistor is expected to be used in sub-5nm technology nodes for its better electrostatic control. Junction-less (JL) NW is a feasible candidate, as steep source/drain junctions are not required. In this paper, Negative Bias-Temperature-Instability (NBTI) of JL-NW is studied through calibrated TCAD simulation. It is found that JL NW has 20 times less NBTI degradation (in terms of oxide/channel fixed charge generation) than regular NW because of40 times less hole carrier concentration at the oxide/channel interface and absence of field enhanced degradation. A novel operation scheme is then proposed to reduce NBTI degradation in analog circuit by switching the source and drain terminals periodically. The concept is verified through TCAD simulation of NW current mirror and it is found that NW NBTI degradation can befurther reduced by 25% to 35% by using the novel scheme.\",\"PeriodicalId\":170070,\"journal\":{\"name\":\"2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)\",\"volume\":\"103 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SISPAD.2018.8551691\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SISPAD.2018.8551691","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

纳米线晶体管由于具有较好的静电控制性能,有望在亚5nm技术节点上得到应用。无连接(JL) NW是一个可行的选择,因为不需要陡峭的源/漏连接。本文通过标定TCAD模拟研究了JL-NW的负偏置-温度不稳定性。发现JL NW的NBTI降解(就氧化物/通道固定电荷产生而言)比普通NW少20倍,因为氧化物/通道界面处的空穴载流子浓度少40倍,并且没有场增强降解。然后提出了一种新的操作方案,通过周期性地切换源极和漏极来降低模拟电路中NBTI的退化。通过对NW电流反射镜的TCAD仿真验证了这一概念,发现采用新方案可以进一步降低NW NBTI退化25% ~ 35%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On the NBTI of Junction-less Nanowire and Novel Operation Scheme to Minimize NBTI Degradation in Analog Circuits
Nano-wire (NW) transistor is expected to be used in sub-5nm technology nodes for its better electrostatic control. Junction-less (JL) NW is a feasible candidate, as steep source/drain junctions are not required. In this paper, Negative Bias-Temperature-Instability (NBTI) of JL-NW is studied through calibrated TCAD simulation. It is found that JL NW has 20 times less NBTI degradation (in terms of oxide/channel fixed charge generation) than regular NW because of40 times less hole carrier concentration at the oxide/channel interface and absence of field enhanced degradation. A novel operation scheme is then proposed to reduce NBTI degradation in analog circuit by switching the source and drain terminals periodically. The concept is verified through TCAD simulation of NW current mirror and it is found that NW NBTI degradation can befurther reduced by 25% to 35% by using the novel scheme.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信