标准单元识别(SCR)门级电路的拓扑约束

L. A. Hsia, G. Vernizzi, M. Lanzerotti, D. Langley, M. Seery, L. Orlando
{"title":"标准单元识别(SCR)门级电路的拓扑约束","authors":"L. A. Hsia, G. Vernizzi, M. Lanzerotti, D. Langley, M. Seery, L. Orlando","doi":"10.1109/NAECON.2015.7443061","DOIUrl":null,"url":null,"abstract":"This paper presents topological constraints of gate-level circuits obtained through standard cell recognition applied to gate-level commercial microelectronics verification. A suite of topological constraints, including the gate vertex count, net vertex count, terminal count, blocks, circuit genus, Euler characteristic, and number of faces are extracted from gate-level circuits obtained through standard cell recognition. Topological constraints are computed for two full adder cells at fourth level of abstraction and for two full adder cells at the third level of abstraction. Two mathematical frameworks are also introduced to describe physically distinct situations in hardware that are represented in a schematic as functionally equivalent. The first method uses the concept of a braid word, and the second method uses the concept of a crossing vertex. Schematic braid words corresponding to each of two full adder cell schematics at fourth level of abstraction and for two full adder cell schematics at the third level of abstraction are derived. Chip braid words corresponding to the set of unique physical designs that could potentially be realized in chip hardware from a schematic are obtained and discussed. Potential capabilities of these approaches for gate-level circuits are discussed.","PeriodicalId":133804,"journal":{"name":"2015 National Aerospace and Electronics Conference (NAECON)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Topological constraints of gate-level circuits obtained through standard cell recognition (SCR)\",\"authors\":\"L. A. Hsia, G. Vernizzi, M. Lanzerotti, D. Langley, M. Seery, L. Orlando\",\"doi\":\"10.1109/NAECON.2015.7443061\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents topological constraints of gate-level circuits obtained through standard cell recognition applied to gate-level commercial microelectronics verification. A suite of topological constraints, including the gate vertex count, net vertex count, terminal count, blocks, circuit genus, Euler characteristic, and number of faces are extracted from gate-level circuits obtained through standard cell recognition. Topological constraints are computed for two full adder cells at fourth level of abstraction and for two full adder cells at the third level of abstraction. Two mathematical frameworks are also introduced to describe physically distinct situations in hardware that are represented in a schematic as functionally equivalent. The first method uses the concept of a braid word, and the second method uses the concept of a crossing vertex. Schematic braid words corresponding to each of two full adder cell schematics at fourth level of abstraction and for two full adder cell schematics at the third level of abstraction are derived. Chip braid words corresponding to the set of unique physical designs that could potentially be realized in chip hardware from a schematic are obtained and discussed. Potential capabilities of these approaches for gate-level circuits are discussed.\",\"PeriodicalId\":133804,\"journal\":{\"name\":\"2015 National Aerospace and Electronics Conference (NAECON)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-06-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 National Aerospace and Electronics Conference (NAECON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NAECON.2015.7443061\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 National Aerospace and Electronics Conference (NAECON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.2015.7443061","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了应用于门级商用微电子验证的标准单元识别得到的门级电路的拓扑约束。从通过标准单元识别获得的门级电路中提取出一系列拓扑约束,包括门顶点数、净顶点数、终端数、块数、电路属数、欧拉特征和面数。拓扑约束计算为两个完整的加法器单元在第四个抽象层次和两个完整的加法器单元在第三个抽象层次。还引入了两个数学框架来描述硬件中物理上不同的情况,这些情况在原理图中表示为功能等效。第一种方法使用编织词的概念,第二种方法使用交叉顶点的概念。推导了对应于第四个抽象层次的两个全加法器单元示意图和对应于第三个抽象层次的两个全加法器单元示意图的示意图编织词。从原理图中获得并讨论了对应于在芯片硬件中可能实现的一组独特物理设计的芯片编织词。讨论了这些方法用于门级电路的潜在能力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Topological constraints of gate-level circuits obtained through standard cell recognition (SCR)
This paper presents topological constraints of gate-level circuits obtained through standard cell recognition applied to gate-level commercial microelectronics verification. A suite of topological constraints, including the gate vertex count, net vertex count, terminal count, blocks, circuit genus, Euler characteristic, and number of faces are extracted from gate-level circuits obtained through standard cell recognition. Topological constraints are computed for two full adder cells at fourth level of abstraction and for two full adder cells at the third level of abstraction. Two mathematical frameworks are also introduced to describe physically distinct situations in hardware that are represented in a schematic as functionally equivalent. The first method uses the concept of a braid word, and the second method uses the concept of a crossing vertex. Schematic braid words corresponding to each of two full adder cell schematics at fourth level of abstraction and for two full adder cell schematics at the third level of abstraction are derived. Chip braid words corresponding to the set of unique physical designs that could potentially be realized in chip hardware from a schematic are obtained and discussed. Potential capabilities of these approaches for gate-level circuits are discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信