{"title":"基于DFT和DCT算法的二维网格的ASIP设计","authors":"Mohammad Pivezhandi, M. Eshghi","doi":"10.1109/ICCKE.2016.7802151","DOIUrl":null,"url":null,"abstract":"In this paper a cordic based Application-Specific Instruction-set Processor(ASIP) for Two dimensional Discrete Fourier Transform(DFT) and Discrete Cosine Transform(DCT) is proposed. Today, DFT performs an important role in digital signal processing, and DCT algorithm is suitable for image compression applications. Using cordic method inside these two signal processing algorithms reduces the number of memory accesses. ASIP can act as an alternative to ASIC and GPP design if it does satisfy the critical points of power consumption, total delay, manufacturing cost and productivity of those designs. Furthermore, for satisfying these parameters, two stage of utilization is performed on the basic Mano model. As a mater of fact, temporary registers and data bus are improved, RAM and cache memory are added, and the number of Functional units is increased. As a result the number of gates in the control unit is decreased about 84% in the DFT and 86% in the DCT in comparison to the Mano design. Moreover, the DFT and the DCT instructions in this design consume 3.6% and 3.86% as the number of clocks as the Mano design does. Utilization in the proposed pipeline architecture is evaluated with Register Transfer Language (RTL) codes.","PeriodicalId":205768,"journal":{"name":"2016 6th International Conference on Computer and Knowledge Engineering (ICCKE)","volume":"64 3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"ASIP Design for Two dimensional cordic based DFT and DCT algorithms\",\"authors\":\"Mohammad Pivezhandi, M. Eshghi\",\"doi\":\"10.1109/ICCKE.2016.7802151\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper a cordic based Application-Specific Instruction-set Processor(ASIP) for Two dimensional Discrete Fourier Transform(DFT) and Discrete Cosine Transform(DCT) is proposed. Today, DFT performs an important role in digital signal processing, and DCT algorithm is suitable for image compression applications. Using cordic method inside these two signal processing algorithms reduces the number of memory accesses. ASIP can act as an alternative to ASIC and GPP design if it does satisfy the critical points of power consumption, total delay, manufacturing cost and productivity of those designs. Furthermore, for satisfying these parameters, two stage of utilization is performed on the basic Mano model. As a mater of fact, temporary registers and data bus are improved, RAM and cache memory are added, and the number of Functional units is increased. As a result the number of gates in the control unit is decreased about 84% in the DFT and 86% in the DCT in comparison to the Mano design. Moreover, the DFT and the DCT instructions in this design consume 3.6% and 3.86% as the number of clocks as the Mano design does. Utilization in the proposed pipeline architecture is evaluated with Register Transfer Language (RTL) codes.\",\"PeriodicalId\":205768,\"journal\":{\"name\":\"2016 6th International Conference on Computer and Knowledge Engineering (ICCKE)\",\"volume\":\"64 3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 6th International Conference on Computer and Knowledge Engineering (ICCKE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCKE.2016.7802151\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 6th International Conference on Computer and Knowledge Engineering (ICCKE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCKE.2016.7802151","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
ASIP Design for Two dimensional cordic based DFT and DCT algorithms
In this paper a cordic based Application-Specific Instruction-set Processor(ASIP) for Two dimensional Discrete Fourier Transform(DFT) and Discrete Cosine Transform(DCT) is proposed. Today, DFT performs an important role in digital signal processing, and DCT algorithm is suitable for image compression applications. Using cordic method inside these two signal processing algorithms reduces the number of memory accesses. ASIP can act as an alternative to ASIC and GPP design if it does satisfy the critical points of power consumption, total delay, manufacturing cost and productivity of those designs. Furthermore, for satisfying these parameters, two stage of utilization is performed on the basic Mano model. As a mater of fact, temporary registers and data bus are improved, RAM and cache memory are added, and the number of Functional units is increased. As a result the number of gates in the control unit is decreased about 84% in the DFT and 86% in the DCT in comparison to the Mano design. Moreover, the DFT and the DCT instructions in this design consume 3.6% and 3.86% as the number of clocks as the Mano design does. Utilization in the proposed pipeline architecture is evaluated with Register Transfer Language (RTL) codes.