利用布局灵敏度模型估计电迁移加剧的窄互连

R. Ghaida, P. Zarkesh-Ha
{"title":"利用布局灵敏度模型估计电迁移加剧的窄互连","authors":"R. Ghaida, P. Zarkesh-Ha","doi":"10.1109/DFT.2007.12","DOIUrl":null,"url":null,"abstract":"During semiconductor manufacturing, particles undesirably depose on the surface of the wafer causing \"open\" and \"short\" defects to interconnects. In this paper, a third type of defects called \"interconnect narrowing\" defect is defined. Interconnect narrowing occurs when a defect intervenes the lithographic printing of interconnects causing the formation of a narrow interconnect. The narrow sites of defective interconnects favor electromigration that makes narrow interconnects more likely to induce a chip failure than regular interconnects. In this paper, a layout sensitivity model accounting for narrowing defects is derived. A methodology for predicting the probability of narrow interconnects using the sensitivity model is then proposed. The layout sensitivity model for narrow interconnects is tested and compared to actual and simulated data. Our layout sensitivity model for narrow interconnects predicts the probability of narrowing with 3.1% error, on average. The model is then combined with electromigration constraints to predict mean-time-to-failure of chips manufactured in future technology down to 32 nm node. The paper concludes with some other possible applications of the narrow interconnect predictive model.","PeriodicalId":259700,"journal":{"name":"22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2007)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-09-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Estimation of Electromigration-Aggravating Narrow Interconnects Using a Layout Sensitivity Model\",\"authors\":\"R. Ghaida, P. Zarkesh-Ha\",\"doi\":\"10.1109/DFT.2007.12\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"During semiconductor manufacturing, particles undesirably depose on the surface of the wafer causing \\\"open\\\" and \\\"short\\\" defects to interconnects. In this paper, a third type of defects called \\\"interconnect narrowing\\\" defect is defined. Interconnect narrowing occurs when a defect intervenes the lithographic printing of interconnects causing the formation of a narrow interconnect. The narrow sites of defective interconnects favor electromigration that makes narrow interconnects more likely to induce a chip failure than regular interconnects. In this paper, a layout sensitivity model accounting for narrowing defects is derived. A methodology for predicting the probability of narrow interconnects using the sensitivity model is then proposed. The layout sensitivity model for narrow interconnects is tested and compared to actual and simulated data. Our layout sensitivity model for narrow interconnects predicts the probability of narrowing with 3.1% error, on average. The model is then combined with electromigration constraints to predict mean-time-to-failure of chips manufactured in future technology down to 32 nm node. The paper concludes with some other possible applications of the narrow interconnect predictive model.\",\"PeriodicalId\":259700,\"journal\":{\"name\":\"22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2007)\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-09-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2007)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFT.2007.12\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2007)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT.2007.12","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

在半导体制造过程中,颗粒不希望沉积在晶圆片表面,导致“开放”和“短”缺陷的互连。在本文中,定义了第三种类型的缺陷,称为“互连狭窄”缺陷。当一个缺陷干扰了互连的平版印刷,导致狭窄互连的形成时,就会发生互连变窄。缺陷互连的狭窄位置有利于电迁移,这使得狭窄互连比常规互连更容易引起芯片故障。本文推导了考虑缺陷缩小的布局灵敏度模型。然后提出了一种利用灵敏度模型预测窄互连概率的方法。对窄互连的布局灵敏度模型进行了测试,并与实际数据和仿真数据进行了比较。我们的窄互连布局灵敏度模型预测窄化概率的平均误差为3.1%。然后,将该模型与电迁移约束相结合,以预测未来技术制造的芯片的平均故障时间降至32纳米节点。最后给出了窄互连预测模型的其他可能应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Estimation of Electromigration-Aggravating Narrow Interconnects Using a Layout Sensitivity Model
During semiconductor manufacturing, particles undesirably depose on the surface of the wafer causing "open" and "short" defects to interconnects. In this paper, a third type of defects called "interconnect narrowing" defect is defined. Interconnect narrowing occurs when a defect intervenes the lithographic printing of interconnects causing the formation of a narrow interconnect. The narrow sites of defective interconnects favor electromigration that makes narrow interconnects more likely to induce a chip failure than regular interconnects. In this paper, a layout sensitivity model accounting for narrowing defects is derived. A methodology for predicting the probability of narrow interconnects using the sensitivity model is then proposed. The layout sensitivity model for narrow interconnects is tested and compared to actual and simulated data. Our layout sensitivity model for narrow interconnects predicts the probability of narrowing with 3.1% error, on average. The model is then combined with electromigration constraints to predict mean-time-to-failure of chips manufactured in future technology down to 32 nm node. The paper concludes with some other possible applications of the narrow interconnect predictive model.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信