I. Osadchiy, D. Kaleev, A. Pereverzev, R. Chakirov
{"title":"快速中值滤波器结构的分类与比较分析","authors":"I. Osadchiy, D. Kaleev, A. Pereverzev, R. Chakirov","doi":"10.1109/ITECHA.2015.7317364","DOIUrl":null,"url":null,"abstract":"The classification of median filter hardware structure was proposed. Main differences, advantages and disadvantages of each class were described. Scalable and synthesizable Verilog-descriptions were designed for two fast hardware structures. HDL-descriptions were synthesized on Altera and Xilinx FPGA platforms, comparative analysis on the basis of resource utilization and clock rate was done.","PeriodicalId":161782,"journal":{"name":"2015 Internet Technologies and Applications (ITA)","volume":"68 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Classification and comparative analysis of fast median filter structures\",\"authors\":\"I. Osadchiy, D. Kaleev, A. Pereverzev, R. Chakirov\",\"doi\":\"10.1109/ITECHA.2015.7317364\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The classification of median filter hardware structure was proposed. Main differences, advantages and disadvantages of each class were described. Scalable and synthesizable Verilog-descriptions were designed for two fast hardware structures. HDL-descriptions were synthesized on Altera and Xilinx FPGA platforms, comparative analysis on the basis of resource utilization and clock rate was done.\",\"PeriodicalId\":161782,\"journal\":{\"name\":\"2015 Internet Technologies and Applications (ITA)\",\"volume\":\"68 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 Internet Technologies and Applications (ITA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITECHA.2015.7317364\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Internet Technologies and Applications (ITA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITECHA.2015.7317364","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Classification and comparative analysis of fast median filter structures
The classification of median filter hardware structure was proposed. Main differences, advantages and disadvantages of each class were described. Scalable and synthesizable Verilog-descriptions were designed for two fast hardware structures. HDL-descriptions were synthesized on Altera and Xilinx FPGA platforms, comparative analysis on the basis of resource utilization and clock rate was done.