基于阈下绝热逻辑(SAL)的组合系统设计构件

K. Ranjith, A. Chavan, RAVISH ARADHYA H V
{"title":"基于阈下绝热逻辑(SAL)的组合系统设计构件","authors":"K. Ranjith, A. Chavan, RAVISH ARADHYA H V","doi":"10.1109/RTEICT.2017.8256565","DOIUrl":null,"url":null,"abstract":"Sub-threshold Adiabatic Logic (SAL), is a power saving technique that could be used for applications which demands very low power consumption and are not performance intensive. In this paper SAL is studied and the basic building blocks for combinational systems are implemented and simulated using Cadence in 45nm technology node. Results are compared with corresponding CMOS implementations considering power delivered from source, delay in signal propagation and computed Power Delay Product (PDP). It is observed that relative power delivered from the source is reduced by almost 50dB in case of SAL compared with respective CMOS implementation.","PeriodicalId":342831,"journal":{"name":"2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Subthreshold adiabatic logic (SAL) based building blocks for combinational system design\",\"authors\":\"K. Ranjith, A. Chavan, RAVISH ARADHYA H V\",\"doi\":\"10.1109/RTEICT.2017.8256565\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Sub-threshold Adiabatic Logic (SAL), is a power saving technique that could be used for applications which demands very low power consumption and are not performance intensive. In this paper SAL is studied and the basic building blocks for combinational systems are implemented and simulated using Cadence in 45nm technology node. Results are compared with corresponding CMOS implementations considering power delivered from source, delay in signal propagation and computed Power Delay Product (PDP). It is observed that relative power delivered from the source is reduced by almost 50dB in case of SAL compared with respective CMOS implementation.\",\"PeriodicalId\":342831,\"journal\":{\"name\":\"2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RTEICT.2017.8256565\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT.2017.8256565","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

亚阈值绝热逻辑(Sub-threshold绝热逻辑,SAL)是一种节能技术,可用于功耗要求非常低且性能要求不高的应用。本文在45nm技术节点上,利用Cadence实现并仿真了组合系统的基本构建模块。考虑源输出功率、信号传播延迟和计算的功率延迟积(PDP),对相应的CMOS实现进行了比较。可以观察到,与相应的CMOS实现相比,在SAL情况下,源的相对功率减少了近50dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Subthreshold adiabatic logic (SAL) based building blocks for combinational system design
Sub-threshold Adiabatic Logic (SAL), is a power saving technique that could be used for applications which demands very low power consumption and are not performance intensive. In this paper SAL is studied and the basic building blocks for combinational systems are implemented and simulated using Cadence in 45nm technology node. Results are compared with corresponding CMOS implementations considering power delivered from source, delay in signal propagation and computed Power Delay Product (PDP). It is observed that relative power delivered from the source is reduced by almost 50dB in case of SAL compared with respective CMOS implementation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信