电荷泵锁相环全数字内置自检

Lanhua Xia, Jianhui Wu, Meng Zhang
{"title":"电荷泵锁相环全数字内置自检","authors":"Lanhua Xia, Jianhui Wu, Meng Zhang","doi":"10.1109/WISP.2013.6657490","DOIUrl":null,"url":null,"abstract":"Mixed-signal testing is becoming an important issue that affects both the time-to-market and product cost of many SoCs. This paper presents an effective Built-in Self-Test (BIST) method of Charge-Pump Phase-Locked Loops (CP-PLL) which is a mixed-signal circuit widely used in most of SoCs. This BIST will use the existing circuits units as test device in the test mode. It can be easily implemented with several logic gates combined with some delay units and the test output is purely digital. The simulation results show higher fault coverage and lower area overhead than that of previous test methods. Thus it provides an efficient structural test which is suitable for a production test.","PeriodicalId":350883,"journal":{"name":"2013 IEEE 8th International Symposium on Intelligent Signal Processing","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"An all-digital Built-In Self-Test for Charge-Pump Phase-Locked Loops\",\"authors\":\"Lanhua Xia, Jianhui Wu, Meng Zhang\",\"doi\":\"10.1109/WISP.2013.6657490\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Mixed-signal testing is becoming an important issue that affects both the time-to-market and product cost of many SoCs. This paper presents an effective Built-in Self-Test (BIST) method of Charge-Pump Phase-Locked Loops (CP-PLL) which is a mixed-signal circuit widely used in most of SoCs. This BIST will use the existing circuits units as test device in the test mode. It can be easily implemented with several logic gates combined with some delay units and the test output is purely digital. The simulation results show higher fault coverage and lower area overhead than that of previous test methods. Thus it provides an efficient structural test which is suitable for a production test.\",\"PeriodicalId\":350883,\"journal\":{\"name\":\"2013 IEEE 8th International Symposium on Intelligent Signal Processing\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-11-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 8th International Symposium on Intelligent Signal Processing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WISP.2013.6657490\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 8th International Symposium on Intelligent Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WISP.2013.6657490","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

混合信号测试正成为影响许多soc产品上市时间和成本的一个重要问题。电荷泵锁相环(CP-PLL)是一种广泛应用于大多数soc的混合信号电路,本文提出了一种有效的内置自检(BIST)方法。本次BIST将使用现有的电路单元作为测试模式下的测试设备。它可以很容易地实现几个逻辑门与一些延迟单元相结合,测试输出是纯数字的。仿真结果表明,与以往的测试方法相比,该方法具有更高的故障覆盖率和更低的面积开销。从而为生产试验提供了一种有效的结构试验方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An all-digital Built-In Self-Test for Charge-Pump Phase-Locked Loops
Mixed-signal testing is becoming an important issue that affects both the time-to-market and product cost of many SoCs. This paper presents an effective Built-in Self-Test (BIST) method of Charge-Pump Phase-Locked Loops (CP-PLL) which is a mixed-signal circuit widely used in most of SoCs. This BIST will use the existing circuits units as test device in the test mode. It can be easily implemented with several logic gates combined with some delay units and the test output is purely digital. The simulation results show higher fault coverage and lower area overhead than that of previous test methods. Thus it provides an efficient structural test which is suitable for a production test.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信