一种用于DS-CDMA系统的2v CMOS可编程流水线数字差分匹配滤波器

S. Yen, Chorng-Kuang Wang
{"title":"一种用于DS-CDMA系统的2v CMOS可编程流水线数字差分匹配滤波器","authors":"S. Yen, Chorng-Kuang Wang","doi":"10.1109/APASIC.1999.824120","DOIUrl":null,"url":null,"abstract":"This paper presents a 2 V DS-CDMA programmable digital matched filter with a differential and pipelined structure. A differential PN (Pseudo-Noise) code scheme is adopted to reduce the number of multiplication and summations (M&S). The PDDMF (Pipelined Digital Differential Matched Filter) not only saves hardware and power, but also improves the operation speed, which makes PDDMF more suitable for personal communication at high speed and low power requirements than the conventional approach. The PDDMF, implemented in a 0.6 /spl mu/m CMOS technology, is clocked at 2.5 MHz and consumes 1.6 mW from a single 2 V power supply.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"A 2 V CMOS programmable pipelined digital differential matched filter for DS-CDMA system\",\"authors\":\"S. Yen, Chorng-Kuang Wang\",\"doi\":\"10.1109/APASIC.1999.824120\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a 2 V DS-CDMA programmable digital matched filter with a differential and pipelined structure. A differential PN (Pseudo-Noise) code scheme is adopted to reduce the number of multiplication and summations (M&S). The PDDMF (Pipelined Digital Differential Matched Filter) not only saves hardware and power, but also improves the operation speed, which makes PDDMF more suitable for personal communication at high speed and low power requirements than the conventional approach. The PDDMF, implemented in a 0.6 /spl mu/m CMOS technology, is clocked at 2.5 MHz and consumes 1.6 mW from a single 2 V power supply.\",\"PeriodicalId\":346808,\"journal\":{\"name\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-08-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.1999.824120\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824120","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

提出了一种差分流水线结构的2v DS-CDMA可编程数字匹配滤波器。采用差分伪噪声(PN)编码方案来减少乘法和的次数。流水线数字差分匹配滤波器(PDDMF)不仅节省了硬件和功耗,而且提高了运算速度,使PDDMF比传统方法更适合高速低功耗的个人通信。PDDMF采用0.6 /spl mu/m CMOS技术实现,时钟频率为2.5 MHz,单2v电源功耗为1.6 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 2 V CMOS programmable pipelined digital differential matched filter for DS-CDMA system
This paper presents a 2 V DS-CDMA programmable digital matched filter with a differential and pipelined structure. A differential PN (Pseudo-Noise) code scheme is adopted to reduce the number of multiplication and summations (M&S). The PDDMF (Pipelined Digital Differential Matched Filter) not only saves hardware and power, but also improves the operation speed, which makes PDDMF more suitable for personal communication at high speed and low power requirements than the conventional approach. The PDDMF, implemented in a 0.6 /spl mu/m CMOS technology, is clocked at 2.5 MHz and consumes 1.6 mW from a single 2 V power supply.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信