有限脉冲递归系统的面积时间高效管道结构设计

Khushaboo Chourasiya, Saima Khan, S. Singh
{"title":"有限脉冲递归系统的面积时间高效管道结构设计","authors":"Khushaboo Chourasiya, Saima Khan, S. Singh","doi":"10.1109/ICSSIT46314.2019.8987974","DOIUrl":null,"url":null,"abstract":"The paper aims in developing a finite impulse response filter architecture that relies on the multipliers to overcome the shortcomings in the prevailing method and heighten the speed of the filters by employing the adders. The algorithm of the Vedic multiplier is generally utilized for the applications of higher bit length were the lower order bits work well with the ordinary multiplier. The Vedic multiplier and the ordinary multiplier is integrated to develop a multiplier of higher speed for an applications with the higher bit length. The bits of the remainders are eluded to reduce the issues faced in the prevailing architecture. The proffered algorithm is implemented using the Xilinx software Vertex-7.","PeriodicalId":330309,"journal":{"name":"2019 International Conference on Smart Systems and Inventive Technology (ICSSIT)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design Area-time Efficient Pipeline Architecture for Finite Impulse Recursive System\",\"authors\":\"Khushaboo Chourasiya, Saima Khan, S. Singh\",\"doi\":\"10.1109/ICSSIT46314.2019.8987974\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper aims in developing a finite impulse response filter architecture that relies on the multipliers to overcome the shortcomings in the prevailing method and heighten the speed of the filters by employing the adders. The algorithm of the Vedic multiplier is generally utilized for the applications of higher bit length were the lower order bits work well with the ordinary multiplier. The Vedic multiplier and the ordinary multiplier is integrated to develop a multiplier of higher speed for an applications with the higher bit length. The bits of the remainders are eluded to reduce the issues faced in the prevailing architecture. The proffered algorithm is implemented using the Xilinx software Vertex-7.\",\"PeriodicalId\":330309,\"journal\":{\"name\":\"2019 International Conference on Smart Systems and Inventive Technology (ICSSIT)\",\"volume\":\"59 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Smart Systems and Inventive Technology (ICSSIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSSIT46314.2019.8987974\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Smart Systems and Inventive Technology (ICSSIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSSIT46314.2019.8987974","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文旨在开发一种依靠乘法器的有限脉冲响应滤波器结构,以克服现行方法的缺点,并利用加法器提高滤波器的速度。吠陀乘法器算法通常用于高比特长度的应用,而低阶比特与普通乘法器可以很好地工作。将吠陀乘法器与普通乘法器集成,开发出更高速度的乘法器,适用于更高位长的应用。避免了剩余的部分,以减少在主流架构中面临的问题。提供的算法是使用Xilinx软件Vertex-7实现的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design Area-time Efficient Pipeline Architecture for Finite Impulse Recursive System
The paper aims in developing a finite impulse response filter architecture that relies on the multipliers to overcome the shortcomings in the prevailing method and heighten the speed of the filters by employing the adders. The algorithm of the Vedic multiplier is generally utilized for the applications of higher bit length were the lower order bits work well with the ordinary multiplier. The Vedic multiplier and the ordinary multiplier is integrated to develop a multiplier of higher speed for an applications with the higher bit length. The bits of the remainders are eluded to reduce the issues faced in the prevailing architecture. The proffered algorithm is implemented using the Xilinx software Vertex-7.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信