适用于ASIC设计的交错匹配滤波方法

Yue Zhao, Xuanhao Ni
{"title":"适用于ASIC设计的交错匹配滤波方法","authors":"Yue Zhao, Xuanhao Ni","doi":"10.1109/ICEICT.2019.8846283","DOIUrl":null,"url":null,"abstract":"The research of LEO satellite communication system is crucial for the development of modern wireless communication. However, it is significant to realize the design and implementation of the baseband signal processor. In order to adapt to the ASIC design of the multi-mode baseband digital signal processor and optimize the structure of digital receiver, this paper proposes an interleaved digital matched filtering (IDMF) method suitable for ASIC design and bring in the IDMF module which can reduce the consumption of logical resources and power. According to the result of simulation and implementation of FPGA, it is verified that the IDMF method is able to reduce the consumption of logical resources by approximately 15%. Particularly, the multiplier resources decrease close to 1/10 of that in the traditional method.","PeriodicalId":382686,"journal":{"name":"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)","volume":"92 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Interleaved Matched Filtering Method Suitable for ASIC Design\",\"authors\":\"Yue Zhao, Xuanhao Ni\",\"doi\":\"10.1109/ICEICT.2019.8846283\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The research of LEO satellite communication system is crucial for the development of modern wireless communication. However, it is significant to realize the design and implementation of the baseband signal processor. In order to adapt to the ASIC design of the multi-mode baseband digital signal processor and optimize the structure of digital receiver, this paper proposes an interleaved digital matched filtering (IDMF) method suitable for ASIC design and bring in the IDMF module which can reduce the consumption of logical resources and power. According to the result of simulation and implementation of FPGA, it is verified that the IDMF method is able to reduce the consumption of logical resources by approximately 15%. Particularly, the multiplier resources decrease close to 1/10 of that in the traditional method.\",\"PeriodicalId\":382686,\"journal\":{\"name\":\"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)\",\"volume\":\"92 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEICT.2019.8846283\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEICT.2019.8846283","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

低轨卫星通信系统的研究对现代无线通信的发展至关重要。然而,基带信号处理器的设计与实现是一个非常重要的问题。为了适应多模基带数字信号处理器的ASIC设计和优化数字接收机的结构,本文提出了一种适合ASIC设计的交错数字匹配滤波(IDMF)方法,并引入了IDMF模块,减少了逻辑资源和功耗的消耗。根据FPGA的仿真和实现结果,验证了IDMF方法能够减少约15%的逻辑资源消耗。特别是,乘数资源减少到传统方法的1/10左右。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Interleaved Matched Filtering Method Suitable for ASIC Design
The research of LEO satellite communication system is crucial for the development of modern wireless communication. However, it is significant to realize the design and implementation of the baseband signal processor. In order to adapt to the ASIC design of the multi-mode baseband digital signal processor and optimize the structure of digital receiver, this paper proposes an interleaved digital matched filtering (IDMF) method suitable for ASIC design and bring in the IDMF module which can reduce the consumption of logical resources and power. According to the result of simulation and implementation of FPGA, it is verified that the IDMF method is able to reduce the consumption of logical resources by approximately 15%. Particularly, the multiplier resources decrease close to 1/10 of that in the traditional method.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信