{"title":"适用于ASIC设计的交错匹配滤波方法","authors":"Yue Zhao, Xuanhao Ni","doi":"10.1109/ICEICT.2019.8846283","DOIUrl":null,"url":null,"abstract":"The research of LEO satellite communication system is crucial for the development of modern wireless communication. However, it is significant to realize the design and implementation of the baseband signal processor. In order to adapt to the ASIC design of the multi-mode baseband digital signal processor and optimize the structure of digital receiver, this paper proposes an interleaved digital matched filtering (IDMF) method suitable for ASIC design and bring in the IDMF module which can reduce the consumption of logical resources and power. According to the result of simulation and implementation of FPGA, it is verified that the IDMF method is able to reduce the consumption of logical resources by approximately 15%. Particularly, the multiplier resources decrease close to 1/10 of that in the traditional method.","PeriodicalId":382686,"journal":{"name":"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)","volume":"92 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Interleaved Matched Filtering Method Suitable for ASIC Design\",\"authors\":\"Yue Zhao, Xuanhao Ni\",\"doi\":\"10.1109/ICEICT.2019.8846283\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The research of LEO satellite communication system is crucial for the development of modern wireless communication. However, it is significant to realize the design and implementation of the baseband signal processor. In order to adapt to the ASIC design of the multi-mode baseband digital signal processor and optimize the structure of digital receiver, this paper proposes an interleaved digital matched filtering (IDMF) method suitable for ASIC design and bring in the IDMF module which can reduce the consumption of logical resources and power. According to the result of simulation and implementation of FPGA, it is verified that the IDMF method is able to reduce the consumption of logical resources by approximately 15%. Particularly, the multiplier resources decrease close to 1/10 of that in the traditional method.\",\"PeriodicalId\":382686,\"journal\":{\"name\":\"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)\",\"volume\":\"92 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEICT.2019.8846283\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 2nd International Conference on Electronic Information and Communication Technology (ICEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEICT.2019.8846283","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Interleaved Matched Filtering Method Suitable for ASIC Design
The research of LEO satellite communication system is crucial for the development of modern wireless communication. However, it is significant to realize the design and implementation of the baseband signal processor. In order to adapt to the ASIC design of the multi-mode baseband digital signal processor and optimize the structure of digital receiver, this paper proposes an interleaved digital matched filtering (IDMF) method suitable for ASIC design and bring in the IDMF module which can reduce the consumption of logical resources and power. According to the result of simulation and implementation of FPGA, it is verified that the IDMF method is able to reduce the consumption of logical resources by approximately 15%. Particularly, the multiplier resources decrease close to 1/10 of that in the traditional method.