{"title":"基于CCSS7协议的E1流分析仪的设计与实现","authors":"Akshat Malik, M.M. Ahmed, A. Azhar, O. Khan","doi":"10.1109/INMIC.2003.1416618","DOIUrl":null,"url":null,"abstract":"The E1 (PCM-30) stream is a European telecommunication standard for communication of data/voice channels in a digital network. This paper deals with the design and implementation of a transparent stream analyzer, capable of handling (up to 2 Mbps) E1 stream and analyzing 30 voice/data channels using an out-of-band common channel signaling system number 7 (CCSS7) protocol. The analyzer is capable of generating an E1 stream and thus can be used for generation, monitoring and blocking of channels. The analyzer can perform analysis and maintenance of E1 (2.048 Mbps) lines. As our analyzer performs the analysis functions in software it is very flexible and can perform many additional features such as algorithms and protocol testing and analysis. The workable synchronous finite state machine (FSM) design of the analyzer is implemented in Verilog and verified on Altera's FLEX10K70 FPGA along with its subsequent interfacing with a PC through an enhanced parallel port","PeriodicalId":253329,"journal":{"name":"7th International Multi Topic Conference, 2003. INMIC 2003.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and implementation of E1 stream analyzer for CCSS7 protocol\",\"authors\":\"Akshat Malik, M.M. Ahmed, A. Azhar, O. Khan\",\"doi\":\"10.1109/INMIC.2003.1416618\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The E1 (PCM-30) stream is a European telecommunication standard for communication of data/voice channels in a digital network. This paper deals with the design and implementation of a transparent stream analyzer, capable of handling (up to 2 Mbps) E1 stream and analyzing 30 voice/data channels using an out-of-band common channel signaling system number 7 (CCSS7) protocol. The analyzer is capable of generating an E1 stream and thus can be used for generation, monitoring and blocking of channels. The analyzer can perform analysis and maintenance of E1 (2.048 Mbps) lines. As our analyzer performs the analysis functions in software it is very flexible and can perform many additional features such as algorithms and protocol testing and analysis. The workable synchronous finite state machine (FSM) design of the analyzer is implemented in Verilog and verified on Altera's FLEX10K70 FPGA along with its subsequent interfacing with a PC through an enhanced parallel port\",\"PeriodicalId\":253329,\"journal\":{\"name\":\"7th International Multi Topic Conference, 2003. INMIC 2003.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"7th International Multi Topic Conference, 2003. INMIC 2003.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INMIC.2003.1416618\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"7th International Multi Topic Conference, 2003. INMIC 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INMIC.2003.1416618","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and implementation of E1 stream analyzer for CCSS7 protocol
The E1 (PCM-30) stream is a European telecommunication standard for communication of data/voice channels in a digital network. This paper deals with the design and implementation of a transparent stream analyzer, capable of handling (up to 2 Mbps) E1 stream and analyzing 30 voice/data channels using an out-of-band common channel signaling system number 7 (CCSS7) protocol. The analyzer is capable of generating an E1 stream and thus can be used for generation, monitoring and blocking of channels. The analyzer can perform analysis and maintenance of E1 (2.048 Mbps) lines. As our analyzer performs the analysis functions in software it is very flexible and can perform many additional features such as algorithms and protocol testing and analysis. The workable synchronous finite state machine (FSM) design of the analyzer is implemented in Verilog and verified on Altera's FLEX10K70 FPGA along with its subsequent interfacing with a PC through an enhanced parallel port